

Now









### ADS7924

SBAS482C - JANUARY 2010 - REVISED SEPTEMBER 2017

# ADS7924 2.2 V, 12-Bit, 4-Channel, MicroPOWER Analog-to-Digital Converter With I<sup>2</sup>C Interface

#### Features 1

- Intelligent Monitoring:
  - Auto-Sequencing of 4-Channel Multiplexer
  - Individual Alarm Thresholds for Each Channel
  - Programmable Scan Rate
- MicroPOWER<sup>™</sup> Monitoring:
  - Four-Channel Scanning:
    - Every 1 ms  $\rightarrow$  25  $\mu$ W
    - Every 10 ms  $\rightarrow$  5  $\mu$ W
    - < 1 µA of Power-Down Current</li>
  - Programmable Interrupt Pin Controls Shutdown/Wakeup of the Microcontroller
  - Auto Power-Down Control
  - PWRCON Pin Allows Shutdown of External **Operational Amplifiers**
- Wide Supply Range:
  - Analog Supply: 2.2 V to 5.5 V
  - Digital Supply: 1.65 V to 5.5 V
- Small Footprint: 3-mm × 3-mm WQFN

#### Applications 2

- Portable and Battery-Powered Systems:
  - Medical, Communications, Remote Sensor Signal Monitoring, Power-Supply Monitoring
- Energy Harvesting

## **3** Description

The ADS7924 is a four-channel, 12-bit, analog-todigital converter (ADC) with an  $I^2C^{TM}$  interface. With its low-power ADC core, support for low-supply operation, and a flexible measurement sequencer that essentially eliminates power consumption between conversions, the ADS7924 forms a complete monitoring system for power-critical applications such as battery-powered equipment and energy harvesting systems.

The ADS7924 features dedicated data registers and onboard programmable digital threshold comparators for each input. Alarm conditions can be programmed that generate an interrupt. The combination of data buffering, programmable threshold comparisons, and alarm interrupts minimize the host microcontroller time needed to supervise the ADS7924.

The four-channel input multiplexer (MUX) is routed through external pins to allow a common signal conditioning circuit to be used between the MUX and ADC, thereby reducing overall component count. The low-power ADC uses the analog supply as its reference and can acquire and convert signals in only 10 µs. An onboard oscillator eliminates the need to supply a master clock.

The ADS7924 is offered in a small 3-mm × 3-mm WQFN and is fully specified for operation over the industrial temperature range of -40°C to 85°C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |
|-------------|-----------|-------------------|--|
| ADS7924     | WQFN (16) | 3.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### **Simplified Schematic**



2

# **Table of Contents**

| Feat | ures 1                                |    | 7.4 Device Functional Modes                          | . 13 |
|------|---------------------------------------|----|------------------------------------------------------|------|
| Appl | ications 1                            |    | 7.5 Programming                                      | . 20 |
|      | ription 1                             |    | 7.6 Register Map                                     | . 26 |
|      | sion History 2                        | 8  | Application and Implementation                       | 33   |
|      | Configuration and Functions 3         |    | 8.1 Application Information                          | . 33 |
|      | cifications                           |    | 8.2 Typical Application                              | . 39 |
| -    | Absolute Maximum Ratings 4            | 9  | Power Supply Recommendations                         | 41   |
|      | ESD Ratings 4                         | 10 | Layout                                               | 41   |
|      | Recommended Operating Conditions 4    |    | 10.1 Layout Guidelines                               | . 41 |
| 6.4  | Thermal Information                   |    | 10.2 Layout Example                                  | 41   |
| 6.5  | Electrical Characteristics5           | 11 | Device and Documentation Support                     | 42   |
| 6.6  | I <sup>2</sup> C Timing Requirements6 |    | 11.1 Receiving Notification of Documentation Updates | 42   |
| 6.7  | Typical Characteristics               |    | 11.2 Community Resources                             | . 42 |
|      | iled Description 10                   |    | 11.3 Trademarks                                      | 42   |
|      | Overview                              |    | 11.4 Electrostatic Discharge Caution                 | . 42 |
| 7.2  | Functional Block Diagram 10           |    | 11.5 Glossary                                        | 42   |
|      | Feature Description 10                | 12 | Mechanical, Packaging, and Orderable<br>Information  | 42   |

### 4 Revision History

1

2

3

4

5

6

7

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch | Changes from Revision B (September 2015) to Revision C |  |  |
|----|--------------------------------------------------------|--|--|
|    | Changed OEN to WOEN throughout document                |  |  |

| • | Changed QFN to WQFN throughout document                                        | 1 |
|---|--------------------------------------------------------------------------------|---|
| • | Changed direction of RESET arrow in Simplified Schematic figure                | 1 |
| • | Changed maximum operating temperature range in Absolute Maximum Ratings table  | 4 |
| • | Changed direction of RESET arrow in Functional Block Diagram figure 1          | 0 |
| • | Changed description of bits 7:5 in INTCONFIG: Interrupt Configuration Register | 0 |

### Changes from Revision A (May 2010) to Revision B

| Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |  |
|---------------------------------------------------------------------------------------------------------------|--|
| section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |  |
| Mechanical, Packaging, and Orderable Information section1                                                     |  |

XAS

#### Page

Copyright © 2010-2017, Texas Instruments Incorporated

Page



## 5 Pin Configuration and Functions



(1) Connect to AGND.

### **Pin Functions**

| PIN |        | 1/0                     | DECODIDION                                                                             |  |  |
|-----|--------|-------------------------|----------------------------------------------------------------------------------------|--|--|
| NO. | NAME   | I/O                     | DESCRIPTION                                                                            |  |  |
| 1   | RESET  | Digital input           | External reset, active low                                                             |  |  |
| 2   | INT    | Digital output          | Interrupt pin, active low; generated when input voltage is beyond programmed threshold |  |  |
| 3   | SCLK   | Digital input           | Serial clock input                                                                     |  |  |
| 4   | SDA    | Digital<br>input/output | Serial data                                                                            |  |  |
| 5   | A0     | Digital input           | I <sup>2</sup> C address selection                                                     |  |  |
| 6   | DGND   | Digital                 | Digital ground                                                                         |  |  |
| 7   | PWRCON | Digital output          | Power control pin to control shutdown/power-up of external operational amplifier       |  |  |
| 8   | AGND   | Analog                  | Analog ground                                                                          |  |  |
| 9   | СНЗ    | Analog input            | Input channel 3                                                                        |  |  |
| 10  | CH2    | Analog input            | Input channel 2                                                                        |  |  |
| 11  | CH1    | Analog input            | Input channel 1                                                                        |  |  |
| 12  | CH0    | Analog input            | Input channel 0                                                                        |  |  |
| 13  | MUXOUT | Analog output           | Multiplexer output                                                                     |  |  |
| 14  | ADCIN  | Analog input            | ADC input                                                                              |  |  |
| 15  | AVDD   | Analog                  | Analog supply                                                                          |  |  |
| 16  | DVDD   | Digital                 | Digital supply                                                                         |  |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range, unless otherwise noted.<sup>(1)</sup>

|                                                          | MIN         | MAX        | UNIT |
|----------------------------------------------------------|-------------|------------|------|
| Supply voltage, AVDD to AGND                             | -0.3        | 6          | V    |
| Supply voltage, DVDD to DGND                             | -0.3        | 6          | V    |
| Supply voltage, DVDD to AVDD                             | AVDD ≥ DVDD |            | V    |
| AGND to DGND                                             | -0.3        | 0.3        | V    |
| Analog input voltage                                     | AGND – 0.3  | 0.3        | V    |
| Digital input voltage with respect to DGND (SCL and SDA) | DGND - 0.3  | 6          | V    |
| Digital input voltage with respect to DGND (A0, RESET)   | DGND – 0.3  | DVDD + 0.3 | V    |
| Input current to all pins except supply pins             | -10         | 10         | mA   |
| Maximum operating temperature                            | -40         | 85         | °C   |
| Storage temperature                                      | -60         | 150        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                   |                            |                                                                                     | VALUE | UNIT |
|-------------------|----------------------------|-------------------------------------------------------------------------------------|-------|------|
|                   |                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                   | ±2000 |      |
| V <sub>(ESD</sub> | b) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left(2\right)}$ | ±750  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|      |                        | MIN  | NOM MAX | UNIT |
|------|------------------------|------|---------|------|
| AVDD | Analog Supply Voltage  | 2.2  | 5.5     | V    |
| DVDD | Digital Supply Voltage | 1.65 | AVDD    | V    |

### 6.4 Thermal Information

|                       |                                              | ADS7924    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN) | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 48.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 47.3       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 60.8       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.3        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 14.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | 0.4        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

Minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 85°C, 1.65 V < DVDD < 5.5 V, and 2.2 V < AVDD < 5.5 V. Typical specifications are at  $T_A = 25^{\circ}$ C, AVDD = 5 V, and DVDD = 5 V, unless otherwise noted.

| PARAMETER                              | TEST CONDITIONS                                  | MIN        | TYP         | MAX        | UNIT   |
|----------------------------------------|--------------------------------------------------|------------|-------------|------------|--------|
| ANALOG INPUT                           |                                                  |            |             |            |        |
| Full-scale input span                  | (CHX – AGND)                                     | 0          |             | AVDD       | V      |
| Input capacitance <sup>(1)</sup>       |                                                  |            | 4           | 10         | pF     |
| ADC sampling capacitance               |                                                  |            | 15          |            | pF     |
| MUX resistance                         |                                                  |            | 60          |            | Ω      |
| Input channel crosstalk                |                                                  |            | 85          |            | dB     |
| SYSTEM PERFORMANCE                     | 1                                                |            |             | 1          |        |
| Resolution                             |                                                  |            | 12          |            | Bits   |
| No missing codes                       |                                                  | 12         |             |            | Bits   |
| Integral linearity                     |                                                  | -1.5       | ±0.5        | 1.5        | LSBs   |
| Differential linearity                 |                                                  | -1         | ±0.6        | 1.5        | LSBs   |
| Offset error                           |                                                  | -5         |             | 5          | LSBs   |
| Offset error drift                     |                                                  |            | 0.01        |            | LSB/°C |
| Gain error                             |                                                  | -0.2%      | -0.01%      | 0.2%       |        |
| Gain error drift                       |                                                  |            | 0.6         |            | ppm/°C |
| Noise (rms)                            |                                                  |            | 0.125       |            | LSB    |
| SAMPLING DYNAMICS                      | 1                                                |            |             | 1          |        |
| Monitoring time/channel <sup>(2)</sup> |                                                  |            | 10          |            | μs     |
| CLOCK                                  | 1                                                |            |             | 1          |        |
| Internal clock frequency variation     |                                                  |            | ±20%        |            |        |
| DIGITAL INPUT/OUTPUT                   | ·                                                |            |             |            |        |
| Logic family                           |                                                  |            | CMOS        |            |        |
| Logic level:                           |                                                  |            |             |            |        |
| VIH (SDA, SCL, A0, RESET)              |                                                  | 0.8 DVDD   |             | DVDD + 0.3 | V      |
| V <sub>IL</sub> (SDA, SCL, A0, RESET)  |                                                  | DGND - 0.3 |             | 0.4        | V      |
| Input current                          | I <sub>1</sub> V <sub>1</sub> = DVDD or DGND     | -10        |             | 10         | μA     |
|                                        | I <sub>OH</sub> = 100 μA, ĪNT pin                | 0.8 DVDD   |             | DVDD       | V      |
| V <sub>OH</sub> (PWRCON, INT)          | I <sub>OH</sub> = 100 μA, PWRCON pin             | 0.8 AVDD   |             | AVDD       | V      |
| V <sub>OL</sub> (PWRCON, INT, SDA)     | I <sub>OL</sub> = 100 μA                         | DGND       |             | 0.4        | V      |
| Low-level output current               | I <sub>OL</sub> SDA pin, V <sub>OL</sub> = 0.6 V |            |             | 3          | mA     |
| Load capacitance                       | C <sub>B</sub> SDA pin                           |            |             | 400        | pF     |
| Data format                            |                                                  | Stra       | ight binary |            |        |
| POWER-SUPPLY REQUIREMENTS              | · · · ·                                          |            |             | 1          |        |
| Power-supply voltage:                  |                                                  |            |             |            |        |
| DVDD <sup>(3)</sup>                    |                                                  | 1.65       |             | 5.5        | V      |
| AVDD                                   |                                                  | 2.2        |             | 5.5        | V      |
| I <sub>AVDD</sub> <sup>(4)</sup>       | t <sub>CYCLE</sub> = 2.5 ms, AVDD = 2.2 V        |            | 5           | 8          | μA     |
| I <sub>PWRD</sub> , power-down current |                                                  |            | <1          |            | μA     |
| TEMPERATURE RANGE                      | I                                                |            |             |            |        |
| Specified performance                  |                                                  | -40        |             | 85         | °C     |

(1) CH0 to CH3 input pin capacitance.

(2) Rate at which channels can be scanned. This is the minimum acquisition time (6 µs) and conversion time (4 µs).

(3) DVDD cannot exceed AVDD.

(4) See Figure 3 and Figure 4 for more information.

SBAS482C - JANUARY 2010 - REVISED SEPTEMBER 2017



Texas

www.ti.com

### 6.6 I<sup>2</sup>C Timing Requirements

|                    |                                                                                               | MIN  | MAX | UNIT |
|--------------------|-----------------------------------------------------------------------------------------------|------|-----|------|
| f <sub>SCL</sub>   | SCL operating frequency                                                                       | 0    | 0.4 | MHz  |
| t <sub>BUF</sub>   | Bus free time between START and STOP condition                                                | 1.3  |     | μS   |
| t <sub>HDSTA</sub> | Hold time after repeated START condition.<br>After this period, the first clock is generated. | 600  |     | ns   |
| t <sub>SUSTA</sub> | Repeated START condition setup time                                                           | 600  |     | ns   |
| t <sub>SUSTO</sub> | Stop condition setup time                                                                     | 600  |     | ns   |
| t <sub>HDDAT</sub> | Data hold time                                                                                | 0    |     | ns   |
| t <sub>SUDAT</sub> | Data setup time                                                                               | 100  |     | ns   |
| t <sub>LOW</sub>   | SCL clock low period                                                                          | 1300 |     | ns   |
| t <sub>HIGH</sub>  | SCL clock high period                                                                         | 600  |     | ns   |
| t <sub>F</sub>     | Clock/data fall time                                                                          |      | 300 | ns   |
| t <sub>R</sub>     | Clock/data rise time                                                                          |      | 300 | ns   |
| t <sub>VDDAT</sub> | Data valid time                                                                               |      | 0.9 | μS   |
| t <sub>VDACK</sub> | Data valid acknowledge time                                                                   |      | 0.9 | μS   |
| t <sub>SP</sub>    | Pulse width of spike that must be suppressed by the input filter                              | 0    | 50  | ns   |



NOTE: S = Start, Sr = Repeated Start, and P = Stop.

Figure 1. I<sup>2</sup>C Timing Diagram



## 6.7 Typical Characteristics

At  $T_A = 25^{\circ}$ C, unless otherwise noted.





### **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}C$ , unless otherwise noted.





### **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C, unless otherwise noted.



(1) At code center.

Texas Instruments

www.ti.com

### 7 Detailed Description

### 7.1 Overview

The ADS7924 is a miniature, four-channel, multiplexed, 12-bit, analog-to-digital converter (ADC) with an I<sup>2</sup>C serial interface. Functional Block Diagram shows a block diagram. The four-channel input multiplexer is routed through external pins to allow a common signal conditioning block to be used for all four channels. The PWRCON digital output can be used to shut down active circuitry used in the signal conditioning; see the *Application and Implementation* section for additional details.

The successive-approximation-register (SAR) ADC performs a no-latency conversion on the selected input channel and stores the data in a dedicated register. A digital threshold comparator with programmable upper and lower limits can be enabled and used to create an alarm monitor. A dedicated interrupt output pin (INT) indicates when an alarm occurs. Two I<sup>2</sup>C addresses are available and are selected with the dedicated digital input pin A0. Both standard and fast mode formats for I<sup>2</sup>C are supported.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Multiplexer

The ADS7924 has a four-channel, single-ended input multiplexer. As Figure 19 illustrates, ESD diodes protect the inputs. Make sure these diodes do not turn on by staying within the absolute input voltage range specification. The MUXOUT pin can be connected to AGND within the multiplexer (for example, to provide a test signal of 0 V or as part of a calibration procedure). See the *PWRCONFIG: Power-Up Configuration Register* register in the *Register Map* section for more details



### Feature Description (continued)



(1) See the *PWRCONFIG: Power-Up Configuration Register* register in the *Register Map* section.

#### Figure 19. ADS7924 Multiplexer

### 7.3.2 ADC Input

The ADC Input (ADCIN) pin provides a single-ended input to the 12-bit successive approximation register (SAR) ADC. This pin is protected with ESD diodes in the same way as the multiplexer inputs. While acquiring the signal during the  $t_{ACQ}$  interval, the ADC sampling capacitor is connected to the ADCIN pin. While converting during the  $t_{CONV}$  interval, the sampling capacitor is disconnected from the ADCIN pin, and the conversion process determines the voltage that was sampled.

### 7.3.3 Reference

The analog supply voltage (AVDD) is used as the reference. Power to the ADS7924 should be clean and well bypassed. A  $0.1-\mu$ F ceramic capacitor must be placed as close as possible to the ADS7924 package. In addition, a  $1-\mu$ F to  $10-\mu$ F capacitor and a  $5-\Omega$  to  $10-\Omega$  series resistor may be used to low-pass filter a noisy supply.

### 7.3.4 Clock

The ADS7924 uses an internal clock. The clock speed determines the various timing settings such as conversion time, acquisition time, and so forth.

### 7.3.5 Data Format

The ADS7924 provides 12 bits of data in unipolar format. The positive full-scale input produces an output code of FFFh and a zero input produces an output code of 0h. The output clips at these codes for signals that either exceed full-scale or go below '0'. Figure 20 illustrates code transitions versus input voltage.

(1)

(2)

ISTRUMENTS

### Feature Description (continued)



(1) Excludes the effects of noise, INL, offset, and gain errors.

### Figure 20. ADS7924 Code Transition Diagram<sup>(1)</sup>

### 7.3.6 ADC Conversion Timing

The ADS7924 provides a flexible timing arrangement to support a wide variety of measurement needs. Three user-controlled timings include power up ( $t_{PU}$ ), acquisition ( $t_{ACQ}$ ), and sleep ( $t_{SLEEP}$ ) plus a fixed conversion time ( $t_{CONV}$ ).

### 7.3.6.1 Power-Up Time

The power-up time is allowed to elapse whenever the device has been shutdown in idle mode. Power-up time can allow external circuits, such as an operational amplifier, between the MUXOUT and ADCIN pins to turn on. The nominal time programmed by the PUTIME[4:0] register bits is given by Equation 1:

 $t_{PU} = PWRUPTIME[4:0] \times 2 \ \mu s$ 

For example, if PWRUPTIME is set to 25 ('011001') then 50  $\mu$ s is allowed to elapse before beginning the acquisition time. If a power-up time is not required, set the bits to '0' to effectively bypass.

### 7.3.6.2 Acquisition Time

The acquisition time is allowed to elapse before beginning a conversion. During this time, the ADC acquires the signal. The minimum acquisition time is 6  $\mu$ s. The nominal time programmed by the ACQTIME[4:0] register bits is given by Equation 2:

 $t_{ACQ} = (ACQTIME[4:0] \times 2 \ \mu s) + 6 \ \mu s$ 

For example, if ACQTIME is set to 30 ('011110') then 66  $\mu$ s is allowed to acquire the input signal. If an acquisition time greater than 6  $\mu$ s is not required, set the bits to '0'.

### 7.3.6.3 Conversion Time

The conversion time is always 4  $\mu$ s and cannot be programmed by the user.

### 7.3.6.4 Sleep Time

The sleep time is allowed to elapse after conversions in the Auto-Single with Sleep, Auto-Scan with Sleep, and Auto-Burst Scan with Sleep modes. The nominal time programmed by the SLPTIME registers can be increased by a factor of eight using the SLPMULT8 bit or decreased by a factor of four using the SLPDIV4 bit.

### 7.3.7 Interrupt Output (INT)

The ADS7924 offers a dedicated output pin (INT) for signaling an interrupt condition. The INT pin can be configured to activate when the ADC is busy with a conversion, when data are ready for retrieval, or when an alarm condition occurs; see the *INTCONFIG: Interrupt Configuration Register* register in the *Register Map* section.



#### Feature Description (continued)

To clear an interrupt from an alarm condition, read the INTCONFIG register (12h). To clear an interrupt from data ready, read the data registers. The interrupt clears when the lower four bits are retrieved.

The INT pin can be configured to generate a static output (useful for a host controller monitoring for a level) or a pulse output (useful for a host controller monitoring for a edge transition). When a pulse output is selected, the nominal pulse width is 250 ns. The Interrupt Control Register should be read to clear the interrupt.

### 7.3.8 PWRCON

The PWRCON pin allows the user to synchronize the shutdown/wakeup of an external operational amplifier with the ADC conversion cycle. This feature provides further power reduction and can be useful in applications where the time difference between consecutive signal captures is large. The PWRCON pin can drive up to 3 mA of current and its output voltage is the same as AVDD. This pin is controlled by the PWRCONFIG register.

### 7.3.9 Alarm

The ADS7924 offers an independent alarm function for each input channel. An 8-bit window comparator can be enabled to test the ADC conversion result against an upper limit set by the ULR register and against a lower limit set by the LLR register. If the conversion result is less than or equal to the LLR threshold value or greater than or equal to the ULR threshold value, the comparator is tripped. There are separate upper and lower registers for each input channel.

A programmable counter determines how many comparator trips it takes to generate an alarm. A separate counter is used for each channel and is incremented whenever the comparator trips, either for the upper or lower thresholds. That is, an ADC conversion result on channel 1 that exceeds the ULR threshold or falls below the LLR threshold increments the counter for that channel. Figure 21 illustrates a conceptual diagram of the window comparator and alarm circuitry.

When an alarm occurs, the INT pin can be configured to generate an interrupt. The channel that generated the alarm can be read from the registers. A read of the Interrupt Control register clears the alarm register and also resets the alarm counter.

### 7.4 Device Functional Modes

### 7.4.1 ADC Operating Modes

The ADS7924 offers multiple operating modes to support a variety of monitoring needs. Conversions can either be started manually or set to automatically continue. The mode is set by writing to the MODE register, and changes take effect as soon as the write completes. Table 1 gives a brief description of each mode.

### 7.4.1.1 Idle Mode

Use this mode to save power when not converting. All circuits are shut down.

### 7.4.1.2 Awake Mode

All circuits are operating in this mode and the ADC is ready to convert. When switching between modes, be sure to first select the Awake mode and then switch to the desired mode. This procedure ensures the internal control logic is properly synchronized.

### **Device Functional Modes (continued)**



(1) The same ALMCNT value is used for all four window comparators.

(2) X = 0 to 3.

### Figure 21. Window Comparator and Alarm Conceptual Block Diagram

|                               | -                                                                                              |
|-------------------------------|------------------------------------------------------------------------------------------------|
| MODE                          | DESCRIPTION                                                                                    |
| Idle                          | All circuits shutdown; lowest power setting                                                    |
| Awake                         | All circuits awake and ready to convert                                                        |
| Manual-Single                 | Select input channel is converted once                                                         |
| Manual-Scan                   | All input channels are converted once                                                          |
| Auto-Single                   | One input channel is continuously converted                                                    |
| Auto-Scan                     | All input channels are continuously converted                                                  |
| Auto-Single with Sleep        | One input channel is continuously converted with programmable sleep time between conversions   |
| Auto-Scan with Sleep          | All input channels are continuously converted with programmable sleep time between conversions |
| Auto-Burst Scan with<br>Sleep | All input channels are converted with minimal delay followed by a programmable sleep time      |

### Table 1. Mode Descriptions

### 7.4.1.3 Manual-Single Mode

This mode converts the selected channel once; see Figure 22. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  and acquisition time  $(t_{ACQ})$  are allowed to elapse.  $t_{PU}$  can be set to '0' to effectively bypass if not needed.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time  $(t_{SLEEP})$  is not used in this mode.

After the conversion completes, the device waits for a new mode to be set. This mode can be set to Idle to save power. When  $t_{PU}$  and  $t_{ACQ}$  are very short, the very short conversion time needed allows a read register operation to be issued on the I<sup>2</sup>C bus immediately after the write operation that initiates this mode.

### NOTE

 $t_{\text{PU}}$  only applies to the first manual-single command.

If multiple conversions are needed, the manual-single mode can be reissued without requiring the awake mode to be issued in between. Consecutive manual-single commands have no  $t_{PU}$  period.



<u>www.ti.</u>com



- (1) Busy and data ready are internal signals shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the  $l^2C$  acknowledge after writing to the MODECNTL register.

#### Figure 22. Manual-Single Operation Example

### 7.4.1.4 Manual-Scan Mode

This mode converts all of the channels once, starting with the selected channel, as illustrated in Figure 23. After the ADC Mode Control register is written, the power-up time ( $t_{PU}$ ) is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before each conversion, an acquisition time ( $t_{ACQ}$ ) is allowed to elapse.  $t_{ACK}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time ( $t_{SLEEP}$ ) is not used in this mode. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, and CH1. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order. After all four conversions complete, the device waits for a new mode to be set. This mode can be set to Idle afterwards to save power. The INT pin can be configured to indicate the completion of each individual conversion. These registers can be read at any time afterwards. If multiple scan are needed, the manual-scan mode can be reissued without requiring the Awake mode to be issued in between.



- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) Data ready is an internal signal shown as active high and is enabled when all conversions are complete. It can be routed to the INT pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the  $I^2C$  acknowledge after writing to the MODECNTL register.

#### Figure 23. Manual-Scan Operation Example

#### 7.4.1.5 Auto-Single Mode

This mode automatically converts the selected channel continuously; see Figure 24. After the ADC Mode Control register is written, the power-up time ( $t_{PU}$ ) is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time ( $t_{ACQ}$ ) is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time ( $t_{SLEEP}$ ) is not used in this mode. After the conversion completes the cycle is repeated.

This mode can be used with the onboard digital comparator to monitor the status of an input signal with little support needed from a host microcontroller. The conversion time is less than the I<sup>2</sup>C data retrieval time. TI suggests stopping this mode by setting the mode to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The alarm can also be configured to continue the conversion even after an interrupt is generated.





- (1) Same channel is continuously converted.
- (2) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the I<sup>2</sup>C acknowledge after writing to the MODECNTL register.

Figure 24. Example of Auto-Single Operation

#### 7.4.1.6 Auto-Scan Mode

This mode automatically converts all the channels continuously, starting with the selected channel, as shown in Figure 25. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Sleep time  $(t_{SLEEP})$  is not used in this mode. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, CH1, CH2, CH3, and so forth. until the mode is stopped. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always go in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to monitor the status of the input signals with little support needed from a host microcontroller. TI suggests interrupting this mode and stopping the automatic conversions, either by setting the mode to Idle or configuring the alarm to do so, before retrieving data.



- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the  $I^2C$  acknowledge after writing to the MODECNTL register.

#### Figure 25. Auto-Scan Operation Example



### 7.4.1.7 Auto-Single With Sleep Mode

This mode automatically converts the selected channel repeatedly with a sleep interval between conversions, as shown in Figure 26. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the conversion, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. After the conversion, sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled.

This mode can be used with the onboard digital comparator to periodically monitor the status of an input signal while saving power between conversions. Little support is needed from a host microcontroller. It is suggested to stop this mode by setting the mode to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The length in time of the cycle ( $t_{CYCLE}$ ) sets the average power dissipation; see Figure 3 or Figure 4.



- (1) Same channel is continuously converted.
- (2) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (3) PWRCON is shown enabled and active high.
- (4) The mode begins on the trailing edge of the  $I^2C$  acknowledge after writing to the MODECNTL register.

### Figure 26. Auto-Single With Sleep Operation Example

#### 7.4.1.8 Auto-Scan With Sleep Mode

This mode automatically converts all the channels repeatedly with a sleep interval between conversions, as illustrated in Figure 27. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the first conversion of the selected input, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. After the conversion, a sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, CH1, CH2, CH3, and so forth until the mode is stopped. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to periodically monitor the status of the input signals while saving power between conversions. Little support is needed from a host microcontroller. TI suggests stopping this mode by setting it to Idle or stopping the conversion by configuring the alarm to do so, before retrieving data. The length in time of the cycle ( $t_{CYCLE}$ ) sets the average power dissipation; see Figure 3 or Figure 4.





- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the  $I^2C$  acknowledge after writing to the MODECNTL register.

### Figure 27. Auto-Scan With Sleep Operation Example

### 7.4.1.9 Auto-Burst Scan With Sleep Mode

This mode automatically converts all the channels without delay followed by a sleep interval before the cycle repeats, as illustrated in Figure 28. After the ADC Mode Control register is written, the power-up time  $(t_{PU})$  is allowed to elapse. This value can be set to '0' to effectively bypass if not needed. Before the first conversion of the selected input, an acquisition time  $(t_{ACQ})$  is allowed to elapse.  $t_{ACQ}$  time is programmable through the ACQCONFIG register, bits[4:0]. Afterwards, all four inputs are measured without delay. The input multiplexer is automatically incremented as the conversions complete. If, for example, the initial selected channel is CH2, the conversion order is CH2, CH3, CH0, and CH1. After the four conversions, a sleep time  $(t_{SLEEP})$  is allowed to elapse and then the cycle repeats. The length of the sleep time is controlled by register bits. During the sleep mode, power dissipation is minimal and the PWRCON output is always disabled. Data from the conversions are always put into the data register that corresponds to a particular channel. For example, CH2 data always goes in register DATA2\_H and DATA2\_L regardless of conversion order.

This mode can be used with the onboard digital comparator to periodically monitor the status of the input signals while saving power between conversions. Little support is needed from a host microcontroller. TI suggests interrupting this mode and stop the automatic conversions, either by setting the mode to Idle or configuring the alarm to do so, before retrieving data. The length in time of the cycle ( $t_{CYCLE}$ ) sets the average power; see Figure 3 or Figure 4.



- (1) Busy is an internal signal shown as active high that can be routed to the INT pin for external monitoring.
- (2) PWRCON is shown enabled and active high.
- (3) The mode begins on the trailing edge of the  $I^2C$  acknowledge after writing to the MODECNTL register.

#### Figure 28. Auto-Burst Scan With Sleep Operation Example

### 7.5 Programming

### 7.5.1 I<sup>2</sup>C Interface

The ADS7924 communicates through an  $I^2C$  interface.  $I^2C$  is a two-wire, open-drain interface that supports multiple devices and masters on a single bus. Devices on the  $I^2C$  bus only drive the bus lines low by connecting them to ground; they never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors, so the bus wires are high when no device is driving them low. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.

Communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other as the slave. Both masters and slaves can read and write, but slaves can only do so under the direction of the master. Some I<sup>2</sup>C devices can act as masters or slaves, but the ADS7924 can only act as a slave device.

An I<sup>2</sup>C bus consists of two lines, SDA and SCL. SDA carries data; SCL provides the clock. All data are transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit on the I<sup>2</sup>C bus, the SDA line is driven to the appropriate level while SCL is low (a low on SDA indicates the bit is zero; a high indicates the bit is one). Once the SDA line settles, the SCL line is brought high, then low. This pulse on SCL clocks the SDA bit into the receiver shift register. If the I<sup>2</sup>C bus is held idle for more than 25 ms, the bus times out.

The I<sup>2</sup>C bus is bidirectional: the SDA line is used for both transmitting and receiving data. When the master reads from a slave, the slave drives the data line; when the master sends to a slave, the master drives the data line. The master always drives the clock line. The ADS7924 never drives SCL, because it cannot act as a master. On the ADS7924, SCL is an input only.

Most of the time the bus is idle; no communication occurs, and both lines are high. When communication is taking place, the bus is active. Only master devices can start a communication and initiate a START condition on the bus. Normally, the data line is only allowed to change state while the clock line is low. If the data line changes state while the clock line is high, it is either a START condition or a STOP condition. A START condition occurs when the clock line is high and the data line goes from high to low. A STOP condition occurs when the clock line is high and the data line goes from high.

After the master issues a START condition, it sends a byte that indicates which slave device it wants to communicate with. This byte is called the *address byte*. Each device on an I<sup>2</sup>C bus has a unique 7-bit address to which it responds. The master sends an address in the address byte, together with a bit that indicates whether it wishes to read from or write to the slave device.



### **Programming (continued)**

Every byte transmitted on the I<sup>2</sup>C bus, whether it is address or data, is acknowledged with an *acknowledge* bit. When the master has finished sending a byte (eight data bits) to a slave, it stops driving SDA and waits for the slave to acknowledge the byte. The slave acknowledges the byte by pulling SDA low. The master then sends a clock pulse to clock the acknowledge bit. Similarly, when the master has finished reading a byte, it pulls SDA low to acknowledge this to the slave. It then sends a clock pulse to clock the bit. (The master always drives the clock line.)

A *not-acknowledge* is performed by simply leaving SDA high during an acknowledge cycle. If a device is not present on the bus, and the master attempts to address it, it receives a not-acknowledge because no device is present at that address to pull the line low.

When the master has finished communicating with a slave, it may issue a STOP condition. When a STOP condition is issued, the bus becomes idle again. The master may also issue another START condition. When a START condition is issued while the bus is active, it is called a repeated START condition.

See Figure 1 for a timing diagram illustrating the ADS7924 I<sup>2</sup>C transaction.

### 7.5.2 I<sup>2</sup>C Address Selection

The ADS7924 has one address pin, A0, that sets the I<sup>2</sup>C address. This pin can be connected to ground or VDD, allowing two addresses to be selected with one pin as shown in Table 2. The state of the address pin A0 is sampled continuously.

| A0 PIN | SLAVE ADDRESS |
|--------|---------------|
| Ground | 1001000       |
| DVDD   | 1001001       |

# Table 2. A0 Pin Connection and Corresponding Slave Address

### 7.5.3 I<sup>2</sup>C Speed Modes

The ADS7924 supports the I<sup>2</sup>C standard and fast modes. Standard mode allows a clock frequency of up to 100 kHz and fast mode permits a clock frequency of up to 400 kHz.

### 7.5.4 Slave Mode Operations

The ADS7924 can act as either slave receivers or slave transmitters. As a slave device, the ADS7924 cannot drive the SCL line.

#### 7.5.4.1 Receive Mode

In slave receive mode, the first byte transmitted from the master to the slave is the address with the R/W bit low. This byte allows the slave to be written to. The next byte transmitted by the master is the register pointer byte. The ADS7924 then acknowledges receipt of the register pointer byte. The next two bytes are written to the address given by the register pointer. The ADS7924 acknowledges each byte sent. Register bytes are sent with the most significant byte first, followed by the least significant byte.

### 7.5.4.2 Transmit Mode:

In <u>slave</u> transmit mode, the first byte transmitted by the master is the 7-bit slave address followed by the high R/W bit. This byte places the slave into transmit mode and indicates that the ADS7924 is being read from. The next byte transmitted by the slave is the most significant byte of the register that is indicated by the register pointer. This byte is followed by an acknowledgment from the master. The remaining least significant byte is then sent by the slave and is followed by an acknowledgment from the master. The master may terminate transmission after any byte by not acknowledging or issuing a START or STOP condition.



#### 7.5.5 Writing the Registers

To access a write register from the ADS7924, the master must first write the appropriate value to the Pointer address. The Pointer address is written directly after the slave address byte, low R/W bit, and a successful slave acknowledgment. After the Pointer address is written, the slave acknowledges and the master issues a STOP or a repeated START condition. The MSB of the pointer address is the increment (INC) bit. When set to '1', the register address is automatically incremented after every register write which allows convenient writing of multiple registers. Set INC to '0' when writing a single register. Figure 29 and Figure 30 illustrate timing examples.



(1) The value of A0 is determined by the A0 pin.

(2) When INC is set to '0', the address pointer remains unchanged after a read.

(3) Bits P[4:0] point to the register to be written.

### Figure 29. Writing a Single Register Timing Diagram



- (2) When INC is set to '1', the address pointer automatically increments for multiple register writes.
- (3) Bits P[4:0] point to the storing register to be written.

### Figure 30. Writing Multiple Registers Timing Diagram

### 7.5.6 Reading the Registers

XAS

To read a specific register from the ADS7924, the master must first write the appropriate value to the pointer address. The pointer address is written directly after the slave address byte, low R/W bit, and a successful slave acknowledgment. The MSB of the pointer address is the INC bit. When set to '1', the register address is automatically incremented after every register read which allows convenient reading of multiple registers. Set INC to '0' when reading a single register.

The master may issue a START condition and send the slave address byte with the R/W bit high to begin the read. If the previously selected register is to be read again, then updating the pointer address is unnecessary. Figure 31 to Figure 33 provide examples of register reads.

SBAS482C – JANUARY 2010 – REVISED SEPTEMBER 2017

ADS7924



www.ti.com



- (1) The value of A0 is determined by the A0 pin.
- (2) When INC is set to '0', the address pointer remains unchanged after a read.
- (3) Bits P[4:0] point to the register to be read.

### Figure 31. Reading a Single Register Timing Diagram



(1) The value of A0 is determined by the A0 pin.

### Figure 32. Reading a Previously Addressed Register Timing Diagram



(2) When INC is set to '1', the address pointer automatically increments for multiple register reads.

(3) Bits P[4:0] point to the register to be read.

EXAS

### Figure 33. Reading Multiple Registers Timing Diagram

TEXAS INSTRUMENTS

www.ti.com

### 7.6 Register Map

The ADS7924 operation is controlled through a set of registers. Collectively, the registers contain all the information needed to configure the part. Table 3 shows the register map.

| ADDRESS | REGISTER  | RESET<br>VALUE                     | BIT 7     | BIT 6     | BIT 5    | BIT 4      | BIT 3      | BIT 2      | BIT 1      | BIT 0      |  |  |  |
|---------|-----------|------------------------------------|-----------|-----------|----------|------------|------------|------------|------------|------------|--|--|--|
| 00h     | MODECNTRL | 00h                                | MODE5     | MODE4     | MODE3    | MODE2      | MODE1      | MODE0      | SEL/ID1    | SEL/ID0    |  |  |  |
| 01h     | INTCNTRL  | X0h                                | ALRM_ST3  | ALRM_ST2  | ALRM_ST1 | ALRM_ST0   | AEN/ST3    | AEN/ST2    | AEN/ST1    | AEN/ST0    |  |  |  |
| 02h     | DATA0_U   | XXh                                | DATA0[11] | DATA0[10] | DATA0[9] | DATA0[8]   | DATA0[7]   | DATA0[6]   | DATA0[5]   | DATA0[4]   |  |  |  |
| 03h     | DATA0_L   | XXh                                | DATA0[3]  | DATA0[2]  | DATA0[1] | DATA0[0]   | 0          | 0          | 0          | 0          |  |  |  |
| 04h     | DATA1_U   | XXh                                | DATA1[11] | DATA1[10] | DATA1[9] | DATA1[8]   | DATA1[7]   | DATA1[6]   | DATA1[5]   | DATA1[4]   |  |  |  |
| 05h     | DATA1_L   | XXh                                | DATA1[3]  | DATA1[2]  | DATA1[1] | DATA1[0]   | 0          | 0          | 0          | 0          |  |  |  |
| 06h     | DATA2_U   | XXh                                | DATA2[11] | DATA2[10] | DATA2[9] | DATA2[8]   | DATA2[7]   | DATA2[6]   | DATA2[5]   | DATA2[4]   |  |  |  |
| 07h     | DATA2_L   | XXh                                | DATA2[3]  | DATA2[2]  | DATA2[1] | DATA2[0]   | 0          | 0          | 0          | 0          |  |  |  |
| 08h     | DATA3_U   | XXh                                | DATA3[11] | DATA3[10] | DATA3[9] | DATA3[8]   | DATA3[7]   | DATA3[6]   | DATA3[5]   | DATA3[4]   |  |  |  |
| 09h     | DATA3_L   | XXh                                | DATA3[3]  | DATA3[2]  | DATA3[1] | DATA3[0]   | 0          | 0          | 0          | 0          |  |  |  |
| 0Ah     | ULR0      | XXh                                | ULR0[7]   | ULR0[6]   | ULR0[5]  | ULR0[4]    | ULR0[3]    | ULR0[2]    | ULR0[1]    | ULR0[0]    |  |  |  |
| 0Bh     | LLR0      | XXh                                | LLR0[7]   | LLR0[6]   | LLR0[5]  | LLR0[4]    | LLR0[3]    | LLR0[2]    | LLR0[1]    | LLR0[0]    |  |  |  |
| 0Ch     | ULR1      | XXh                                | ULR1[7]   | ULR1[6]   | ULR1[5]  | ULR1[4]    | ULR1[3]    | ULR1[2]    | ULR1[1]    | ULR1[0]    |  |  |  |
| 0Dh     | LLR1      | XXh                                | LLR1[7]   | LLR1[6]   | LLR1[5]  | LLR1[4]    | LLR1[3]    | LLR1[2]    | LLR1[1]    | LLR1[0]    |  |  |  |
| 0Eh     | ULR2      | XXh                                | ULR2[7]   | ULR2[6]   | ULR2[5]  | ULR2[4]    | ULR2[3]    | ULR2[2]    | ULR2[1]    | ULR2[0]    |  |  |  |
| 0Fh     | LLR2      | XXh                                | LLR2[7]   | LLR2[6]   | LLR2[5]  | LLR2[4]    | LLR2[3]    | LLR2[2]    | LLR2[1]    | LLR2[0]    |  |  |  |
| 10h     | ULR3      | XXh                                | ULR3[7]   | ULR3[6]   | ULR3[5]  | ULR3[4]    | ULR3[3]    | ULR3[2]    | ULR3[1]    | ULR3[0]    |  |  |  |
| 11h     | LLR3      | XXh                                | LLR3[7]   | LLR3[6]   | LLR3[5]  | LLR3[4]    | LLR3[3]    | LLR3[2]    | LLR3[1]    | LLR3[0]    |  |  |  |
| 12h     | INTCONFIG | E0h                                | AIMCNT2   | AIMCNT1   | AIMCNT0  | INTCNFG1   | INTCNFG0   | BUSY/INT   | INTPOL     | INTTRIG    |  |  |  |
| 13h     | SLPCONFIG | 00h                                | 0         | CONVCTRL  | SLPDIV4  | SLPMULT8   | 0          | SLPTIME2   | SLPTIME1   | SLPTIME0   |  |  |  |
| 14h     | ACQCONFIG | 00h                                | 0         | 0         | 0        | ACQTIME4   | ACQTIME3   | ACQTIME2   | ACQTIME1   | ACQTIME0   |  |  |  |
| 15h     | PWRCONFIG | 00h                                | CALCNTL   | PWRCONPOL | PWRCONEN | PWRUPTIME4 | PWRUPTIME3 | PWRUPTIME2 | PWRUPTIME1 | PWRUPTIME0 |  |  |  |
| 16h     | RESET     | 18h<br>(A0 = 0)<br>19h<br>(A0 = 1) | RST/ID7   | RST/ID6   | RST/ID5  | RST/ID4    | RST/ID3    | RST/ID2    | RST/ID1    | RST/ID0    |  |  |  |

### Table 3. Register Map



#### Figure 34. MODECNTRL: ADC Mode Control Register (Address = 00h)

| 7     | 6     | 5     | 4     | 3     | 2     | 1       | 0       |
|-------|-------|-------|-------|-------|-------|---------|---------|
| MODE5 | MODE4 | MODE3 | MODE2 | MODE1 | MODE0 | SEL/ID1 | SEL/ID0 |

#### Bits[7:2] MODE[5:0]: Mode control

- 000000 = Idle mode (default)
- 100000 = Awake mode
- 110000 = Manual-Single mode
- 110010 = Manual-Scan mode
- 110001 = Auto-Single mode
- 110011 = Auto-Scan mode
- 111001 = Auto-Single with Sleep mode 111011 = Auto-Scan with Sleep mode
- 111111 = Auto-Burst Scan with Sleep mode

#### Bits[1:0] SEL/ID[1:0]: Channel selection

When read, these bits indicate the last channel converted.

When writing to these bits, select which input appears on MUXOUT:

- 00 = Channel 0 is selected
- 01 = Channel 1 is selected

10 = Channel 2 is selected

11 = Channel 3 is selected (unless the CALCNTRL bit is set to '1')

#### Figure 35. INTCNTRL: Interrupt Control Register (Address = 01h)

| 7        | 6        | 5        | 4        | 3       | 2       | 1       | 0       |
|----------|----------|----------|----------|---------|---------|---------|---------|
| ALRM_ST3 | ALRM_ST2 | ALRM_ST1 | ALRM_ST0 | AEN/ST3 | AEN/ST2 | AEN/ST1 | AEN/ST0 |

#### Bits[7:4] ALRM\_ST[3:0]: Alarm status (read-only)

Reading these bits indicates the alarm status for the channels. These bits are never masked—they always report the alarm status even when the alarm is not enabled by the corresponding AEN/ST bits.

Bit 7 = Channel 3 alarm status, '1' indicates an alarm condition

Bit 6 = Channel 2 alarm status, '1' indicates an alarm condition

Bit 5 = Channel 1 alarm status, '1' indicates an alarm condition

Bit 4 = Channel 0 alarm status, '1' indicates an alarm condition

#### Bits[3:0] AEN/ST[3:0]: Alarm enable

Writing to these bits enables the alarm for the corresponding channel. Reading these bits returns the status of the alarm for the corresponding channel when enabled. Reading returns a '0' when

- the alarm in not enabled. Bit 3 = Channel 3 alarm enable, 1 = enabled (default = 0) Bit 2 = Channel 2 alarm enable, 1 = enabled (default = 0)
- Bit 1 = Channel 1 alarm enable, 1 = enabled (default = 0) Bit 1 = Channel 1 alarm enable, 1 = enabled (default = 0)
- Bit 0 = Channel 0 alarm enable, 1 = enabled (default = 0)

TEXAS INSTRUMENTS

www.ti.com

Each input channel has individual registers to buffer the conversion data. The 12 bits are stored in two registers: the upper register stores the eight most significant bits; the lower register stores the lower four least significant bits. The data registers are always updated with the corresponding input channel regardless of the order of conversion. For example, DATA0\_U and DATA0\_L always contain the results of the latest conversion of CH0.

### Figure 36. DATA0\_U: Conversion Data for Channel 0, Upper Bits Register (Address = 02h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA0[11]<br>(MSB) | DATA0[10] | DATA0[9] | DATA0[8] | DATA0[7] | DATA0[6] | DATA0[5] | DATA0[4] |

#### Figure 37. DATA0\_L: Conversion Data for Channel 0, Lower Bits Register (Address = 03h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA0[3] | DATA0[2] | DATA0[1] | DATA0[0]<br>(LSB) | 0 | 0 | 0 | 0 |

### Figure 38. DATA1\_U: Conversion Data for Channel 1, Upper Bits Register (Address = 04h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA1[11]<br>(MSB) | DATA1[10] | DATA1[9] | DATA1[8] | DATA1[7] | DATA1[6] | DATA1[5] | DATA1[4] |

### Figure 39. DATA1\_L: Conversion Data for Channel 1, Lower Bits Register (Address = 05h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA1[3] | DATA1[2] | DATA1[1] | DATA1[0]<br>(LSB) | 0 | 0 | 0 | 0 |

### Figure 40. DATA2\_U: Conversion Data for Channel 2, Upper Bits Register (Address = 06h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA2[11]<br>(MSB) | DATA2[10] | DATA2[9] | DATA2[8] | DATA2[7] | DATA2[6] | DATA2[5] | DATA2[4] |

### Figure 41. DATA2\_L: Conversion Data for Channel 2, Lower Bits Register (Address = 07h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA2[3] | DATA2[2] | DATA2[1] | DATA2[0]<br>(LSB) | 0 | 0 | 0 | 0 |

### Figure 42. DATA3\_U: Conversion Data for Channel 3, Upper Bits Register (Address = 08h)

| 7                  | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|--------------------|-----------|----------|----------|----------|----------|----------|----------|
| DATA3[11]<br>(MSB) | DATA3[10] | DATA3[9] | DATA3[8] | DATA3[7] | DATA3[6] | DATA3[5] | DATA3[4] |

### Figure 43. DATA3\_L: Conversion Data for Channel 3, Lower Bits Register (Address = 09h)

| 7        | 6        | 5        | 4                 | 3 | 2 | 1 | 0 |
|----------|----------|----------|-------------------|---|---|---|---|
| DATA3[3] | DATA3[2] | DATA3[1] | DATA3[0]<br>(LSB) | 0 | 0 | 0 | 0 |



Input channel has individual upper and lower threshold registers. Each register is eight bits with the least significant bit weight equal to AVDD/256. The comparator is tripped when the input signal exceeds the value of the upper limit register or falls below the lower limit register.

#### Figure 44. ULR0: Upper Limit Threshold for Channel 0 Comparator Register (Address = 0Ah)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR0[7] (MSB) | ULR0[6] | ULR0[5] | ULR0[4] | ULR0[3] | ULR0[2] | ULR0[1] | ULR0[0] (LSB) |

### Figure 45. LLR0: Lower Limit Threshold for Channel 0 Comparator Register (Address = 0Bh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR0[7] (MSB) | LLR0[6] | LLR0[5] | LLR0[4] | LLR0[3] | LLR0[2] | LLR0[1] | LLR0[0] (LSB) |

### Figure 46. ULR1: Upper Limit Threshold for Channel 1 Comparator Register (Address = 0Ch)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR1[7] (MSB) | ULR1[6] | ULR1[5] | ULR1[4] | ULR1[3] | ULR1[2] | ULR1[1] | ULR1[0] (LSB) |

### Figure 47. LLR1: Lower Limit Threshold for Channel 1 Comparator Register (Address = 0Dh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR1[7] (MSB) | LLR1[6] | LLR1[5] | LLR1[4] | LLR1[3] | LLR1[2] | LLR1[1] | LLR0[0] (LSB) |

### Figure 48. ULR2: Upper Limit Threshold for Channel 2 Comparator Register (Address = 0Eh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR2[7] (MSB) | ULR2[6] | ULR2[5] | ULR2[4] | ULR2[3] | ULR2[2] | ULR2[1] | ULR2[0] (LSB) |

### Figure 49. LLR2: Lower Limit Threshold for Channel 2 Comparator Register (Address = 0Fh)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR2[7] (MSB) | LLR2[6] | LLR2[5] | LLR2[4] | LLR2[3] | LLR2[2] | LLR2[1] | LLR2[0] (LSB) |

### Figure 50. ULR3: Upper Limit Threshold for Channel 3 Comparator Register (Address = 10h)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| ULR3[7] (MSB) | ULR3[6] | ULR3[5] | ULR3[4] | ULR3[3] | ULR3[2] | ULR3[1] | ULR3[0] (LSB) |

### Figure 51. LLR3: Lower Limit Threshold for Channel 3 Comparator Register (Address = 11h)

| 7             | 6       | 5       | 4       | 3       | 2       | 1       | 0             |
|---------------|---------|---------|---------|---------|---------|---------|---------------|
| LLR3[7] (MSB) | LLR3[6] | LLR3[5] | LLR3[4] | LLR3[3] | LLR3[2] | LLR3[1] | LLR3[0] (LSB) |

#### Figure 52. INTCONFIG: Interrupt Configuration Register (Address = 12h)

| 7       | 6       | 5       | 4        | 3        | 2        | 1      | 0       |
|---------|---------|---------|----------|----------|----------|--------|---------|
| ALMCNT2 | ALMCNT1 | ALMCNT0 | INTCNFG2 | INTCNFG1 | INTCNFG0 | INTPOL | INTTRIG |

#### Bits[7:5] ALMCNT[2:0]: Alarm count

These bits set the number of times the comparator threshold limit (either upper or lower) must be exceeded to generate an alarm.

000 = Every conversion generates an alarm

001 = Exceeding the threshold limit 1 time generates an alarm condition

010 = Exceeding the threshold limit 2 times generates an alarm condition

011 = Exceeding the threshold limit 3 times generates an alarm condition

100 = Exceeding the threshold limit 4 times generates an alarm condition

101 = Exceeding the threshold limit 5 times generates an alarm condition

110 = Exceeding the threshold limit 6 times generates an alarm condition

111 = Exceeding the threshold limit 7 times generates an alarm condition

### Bits[4:2] INTCNFG[2:0]: INT output pin configuration

These bits determine which signal is output on INT. They also select the conversion control event; see the CONVCTRL bit in the SLPCONFIG register. The configuration of these bits is shown in Table 4.

### Table 4. INT Pin Configuration

| BIT SETTING | INT PIN CONFIGURATION                     | CONVERSION CONTROL EVENT              |  |  |  |
|-------------|-------------------------------------------|---------------------------------------|--|--|--|
| 000         | Alarm                                     | Alarm                                 |  |  |  |
| 001         | Busy                                      | Alarm                                 |  |  |  |
| 010         | Data ready: one conversion completed      | Data ready: one conversion complete   |  |  |  |
| 011         | Busy                                      | Data ready: one conversion complete   |  |  |  |
| 100         | Do not use                                | —                                     |  |  |  |
| 101         | Do not use                                | —                                     |  |  |  |
| 110         | Data ready: all four conversions complete | Data ready: four conversions complete |  |  |  |
| 111         | Busy                                      | Data ready: four conversions complete |  |  |  |

#### Bit 1 INTPOL: INT pin polarity

0 = Active low (default)

1 = Active high

#### Bit 0 INTTRIG: INT output pin signaling

0 = Static signal for use with level triggering (default) 1 = Pulse signal for use with edge triggering



### Figure 53. SLPCONFIG: Sleep Configuration Register (Address = 13h)

| 7 | 6        | 5       | 4        | 3 | 2        | 1        | 0        |
|---|----------|---------|----------|---|----------|----------|----------|
| 0 | CONVCTRL | SLPDIV4 | SLPMULT8 | 0 | SLPTIME2 | SLPTIME1 | SLPTIME0 |

| Bit 7     | Always write '0'                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit 6     | CONVCTRL: Conversion control                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|           | This bit determines the conversion status after a conversion control event; see the INTCNFG bits in the INTCONFIG register.<br>0 = Conversions continue, independent of the control event status (default)<br>1 = Conversions are stopped as soon as a control event occurs; the event must be cleared to resume conversions |  |  |  |  |  |  |
| Bit 5     | SLPDIV4: Sleep time 4x divider                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|           | This bit sets the speed of the sleep clock.<br>0 = Sleep time divider is '1' (default)<br>1 = Sleep time divider is '4'                                                                                                                                                                                                      |  |  |  |  |  |  |
| Bit 4     | SLPMULT8: Sleep time 8x multiplier                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|           | 0 = Sleep time multiplier is '1' (default)<br>1 = Sleep time multiplier is '8'                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| Bit 3     | Always write '0'                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| Bits[2:0] | SLPTIME[2:0]: Sleep time setting                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|           | 000 = 2.5  ms (default)<br>001 = 5  ms<br>010 = 10  ms<br>011 = 20  ms<br>100 = 40  ms<br>101 = 80  ms<br>110 = 160  ms<br>111 = 320  ms                                                                                                                                                                                     |  |  |  |  |  |  |

#### Figure 54. ACQCONFIG: Acquire Configuration Register (Address = 14h)

| 7 | 6 | 5 | 4        | 3        | 2        | 1        | 0        |
|---|---|---|----------|----------|----------|----------|----------|
| 0 | 0 | 0 | ACQTIME4 | ACQTIME3 | ACQTIME2 | ACQTIME1 | ACQTIME0 |

#### Bits[7:5] Always write '0'

#### Bits[4:0] ACQTIME[4:0]: Signal acquire time

These bits set the time to acquire the signal before a conversion (default = 0).  $t_{ACQ}$  = ACQTIME[4:0] × 2  $\mu s$  + 6  $\mu s$ 

#### Figure 55. PWRCONFIG: Power-Up Configuration Register (Address = 15h)

| 7       | 6         | 5        | 4          | 3          | 2          | 1          | 0          |
|---------|-----------|----------|------------|------------|------------|------------|------------|
| CALCNTL | PWRCONPOL | PWRCONEN | PWRUPTIME4 | PWRUPTIME3 | PWRUPTIME2 | PWRUPTIME1 | PWRUPTIME0 |

#### Bit 7 CALCNTL: Calibration control

0 = Setting CH3 in the Mode Control register selects the CH3 input to be routed to the MUXOUT pin. (default)

1 = Setting CH3 in the Mode Control register connects the MUXOUT pin to AGND.

#### Bit 6 PWRCONPOL: PWRCON pin polarity

0 = Active low (default)

1 = Active high

#### Bit 5 PWRCONEN: PWRCON enable

0 = The PWRCON pin is disabled (default) 1 = The PWRCON pin is always enabled

### Bits[4:0] PWRUPTIME[4:0]: Power-up time setting

These bits set the power-up time (default = 0).  $t_{PWR} = PWRUPTIME[4:0] \times 2 \ \mu s.$ 

### Figure 56. Reset: Software Reset and Device ID Register (Address = 16h)

| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RST/ID7 | RST/ID6 | RST/ID5 | RST/ID4 | RST/ID3 | RST/ID2 | RST/ID1 | RST/ID0 |

A read of this register returns the device ID when A0 determines the last bit of the device ID (0001100A0). A write to this register of 10101010 generates a software reset of the ADS7924.



### 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The ADS7924 device provides a break-out point in the signal path between the multiplexer output and the ADC input for external signal conditioning, if desired. Typical uses include adding an operational amplifier, such as the TLV2780, along with an RC filter circuit. Different application circuits are described in following sections.

### 8.1.1 Using an Operational Amplifier Between Multiplexer Output and ADC Input

Adding an operational amplifier provides a high input impedance to the sensor source and buffers the capacitive ADC input from high-impedance sensor circuits, as shown in Figure 57. High-impedance input signals can be momentarily disrupted when coupled directly to a capacitive input like that of a sampling ADC. This disruption can create errors when sampling. The use of an operational amplifier is recommended in these cases.



Figure 57. Sensor Data Acquisition With TLV2780 Buffer Amplifier

### 8.1.2 Using an Operational Amplifier and RC Filter Between Multiplexer Output and ADC Input

Placing an RC low-pass filter in the signal path allows for filtering out noise. The RC component values should allow for sufficient settling time when changing from channel to channel. The time required for a full-scale input signal to settle to within 1LSB of a 12-bit ADC is given by Equation 3:

Settling Time = 
$$R \times C \times \ln(2^{12})$$

 $R_X$  and C form a low-pass filter for removing sensor and noise from other sources at the operational amplifier input pin. The low-pass bandwidth is given by Equation 4:

 $f_{-3dB} = 1/(2\pi RC)$ 

(3)



(5)

### **Application Information (continued)**

The  $f_{-3dB}$  should be chosen so that the signals of interest are within half of the programmable sampling frequency. The noise bandwidth is given by Equation 5:

 $f_{NB} = 1/(4RC)$ 

This term should be set to reduce noise bandwidth but still allow for enough settling time. The ADS7924 has internal registers ACQCONFIG (address = 14h), PWRCONF (address = 15h), and SLPCONFIG (address = 13h) that can be programmed to slow down the channel-to-channel power up, acquisition, and sleep periods if needed to allow for a longer settling time requirement.

In Figure 58, *R* is the sum of the sensor output impedance  $R_{SENSOR}$ , the internal MUX resistance  $R_{MUX}$  (approximately 60  $\Omega$ ), and external resistor  $R_X$ . The primary benefit of having the filter at the input of the operational amplifier is that the amplifier does not have to drive the filter, which can cause instability with large capacitor values that may be needed to filter noise to low levels.

The TLV2780 typically powers up from a shutdown state in 800 ns. This period is well within the ADS7924 minimum acquisition time of  $6\mu$ s. Setting the PWRCONFIG register (address = 15h) allows for more time if another operational amplifier with a shutdown feature is used.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R = R<sub>MUX</sub> + R<sub>SENSOR</sub> + R<sub>X</sub>.

### Figure 58. Sensor Data Acquisition With Filter and TLV2780 Buffer Amplifier



### **Application Information (continued)**

### 8.1.3 Using an RC Filter Between Multiplexer Output and ADC Input

For applications where low-output impedance signals are provided for the ADS7924 inputs, a simple RC filter may suffice, as shown in Figure 59.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R = R<sub>MUX</sub> + R<sub>SENSOR</sub> + R<sub>X</sub>, C = C<sub>X</sub> + C<sub>ADCIN</sub>, R<sub>MUX</sub> is approximately 60  $\Omega$ , and C<sub>ADCIN</sub> is approximately 15 pF.

#### Figure 59. Sensor Data Acquisition With Filter Only

 $C_X$  should be greater than 200 pF, if possible. When coupled directly to the ADC input, using a capacitor with this value allows for faster settling when scanning between channels.

**ISTRUMENTS** 

EXAS

### **Application Information (continued)**

### 8.1.4 Operational Amplifier With Filter and Gain Option Between Multiplexer Output and ADC Input

Both filtering and gain are added in Figure 60. Gain is given by Equation 6:

Gain = 1 +  $R_1/R_2$ 

#### where

R is the sum of the sensor output impedance R<sub>SENSOR</sub>, the internal MUX resistance R<sub>MUX</sub> (approximately 60 Ω), and the external resistor R<sub>X</sub>.



NOTE:  $f_{-3dB}$  BW = 159 kHz, R = 1 k $\Omega$ , and C = 1 nF where R = R<sub>MUX</sub> + R<sub>SENSOR</sub> + R<sub>X</sub>, and R<sub>MUX</sub> is approximately 60  $\Omega$ . Gain = 1 + R<sub>1</sub> / R<sub>2</sub>.

#### Figure 60. Sensor Data Acquisition With Gain Set Resistors, Filter, and TLV2780 Buffer Amplifier



#### **Application Information (continued)**

#### 8.1.5 Driving an RC Filter With an Operational Amplifier Between Multiplexer Output and ADC Input

A filter can be placed at the output of the operational amplifier, as shown in Figure 61. Ensure that the operational amplifier is capable of driving the RC filter circuit without the operational amplifier becoming unstable. One of the benefits of this circuit is that the operational amplifier noise is filtered along with sensor and other system noise right at the ADC input pin.





#### Figure 61. Sensor Data Acquisition With an Operational Amplifier Driving an RC Filter

#### 8.1.6 Average Power Consumption

With its fast conversion time and programmable sleep time with near-zero power, the ADS7924 allows periodic monitoring of the inputs with a very low average power dissipation, especially as the monitoring interval increases. The average current required can be calculated as the weighed average of the currents consumed during the power up, acquisition, converting, and sleep periods using Equation 7.

$$I_{AVERAGE} = \frac{I_{PU}t_{PU} + I_{ACQ}t_{ACQ} + I_{CONV}t_{CONV} + I_{SLEEP}t_{SLEEP}}{t_{CYCLE}}$$

(7)

(8)

As an example, calculate the average current in the following configuration:

- Mode programmed to Auto-Scan with Sleep
- Power-up time (t<sub>PU</sub>) programmed to '0'
- Acquisition time (t<sub>ACO</sub>) programmed to 6 μs
- Sleep time (t<sub>SLEEP</sub>) programmed to 2.5 ms
- AVDD = 2.2 V

Looking at Figure 27, the cycle time is seen to equal  $t_{CYCLE} = 4t_{PU} + 4t_{ACQ} + 4t_{CONV} + 4t_{SLEEP} = 4(0) + 4(6 \ \mu s) + 4(4 \ \mu s) + 4(2.5 \ ms) = 10.04 \ ms.$ 

Table 5 lists the supply current for different supply voltages and operating conditions. Using the data for 2.2 V with the calculated cycle time in Equation 7 gives the following average current:

$$I_{\text{AVERAGE}} = \frac{0 + (270\mu\text{A})(4)(6\mu\text{s}) + (400\mu\text{A})(4)(4\mu\text{s}) + (1.25\mu\text{A})(4)(2.5\text{ms})}{12.24\mu\text{m}} = 2.5\mu\text{A}$$

10.04ms

INSTRUMENTS

ÈXAS

www.ti.com

### **Application Information (continued)**

#### Table 5. Supply Current for Various Operating Conditions

| STATUS     | AVDD   |        |        |         |  |  |  |  |  |  |
|------------|--------|--------|--------|---------|--|--|--|--|--|--|
|            | 5 V    | 3.3 V  | 2.7 V  | 2.2 V   |  |  |  |  |  |  |
| Idle       | 1 µA   | 1 µA   | 1 µA   | 1 µA    |  |  |  |  |  |  |
| Awake      | 45 µA  | 25 µA  | 20 µA  | 15 µA   |  |  |  |  |  |  |
| Acquiring  | 315 µA | 285 µA | 275 µA | 270 µA  |  |  |  |  |  |  |
| Converting | 730 µA | 520 µA | 450 µA | 400 µA  |  |  |  |  |  |  |
| Sleeping   | 3 μΑ   | 2 µA   | 1.5 µA | 1.25 µA |  |  |  |  |  |  |

The acquisition, conversion, and sleep times are multiplied by 4 because these are repeated four times in one cycle when in auto-scan with sleep mode.

Average power dissipation for the previous configuration where all four inputs are monitored every 10 ms is  $(2.2 \text{ V})(2.5 \mu\text{A}) = 5.5 \mu\text{W}.$ 

Figure 3 and Figure 4 plot Equation 7 to help illustrate the relationship between cycle time and average power dissipation.



#### 8.2 Typical Application

Figure 62 shows a 0-V to 10-V Input DAQ Circuit with a DC accuracy of 0.1%.



Figure 62. 0-V to 10-V Input DAQ Circuit

#### 8.2.1 Design Requirements

Table 6 shows the design parameters for this typical application.

| DESIGN PARAMETER         | DESIGN GOAL |  |  |  |  |  |  |  |
|--------------------------|-------------|--|--|--|--|--|--|--|
| Throughput               | 100 SPS     |  |  |  |  |  |  |  |
| DC Accuracy              | 0.1%        |  |  |  |  |  |  |  |
| Full Scale Step Settling | 20 µs       |  |  |  |  |  |  |  |
| DC Noise at input of ADC | 200 μV RMS  |  |  |  |  |  |  |  |
| Input Impedance          | 40 kΩ       |  |  |  |  |  |  |  |

#### Table 6. Design Parameters

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting the Throughput

The throughput was set by selecting a sleep time of 40 ms, sleep divider of 4 and acquisition time of 6 µs.



#### 8.2.2.2 Selecting the Operational Amplifier

The key parameters for selecting the operational amplifier for this circuit are noise, offset voltage and input bias current. The offset voltage and input bias current affect the DC accuracy whereas the noise of the amplifier increases the total noise at the input of ADC, the total noise at the input of ADC ( $V_n$ ) can be calculated by Equation 9.  $V_n$  must be less than 200-µV RMS for this circuit design.

$$V_{n} = \sqrt{\left(\frac{V_{1/f\_AMP\_PP}}{6.6}\right)^{2} + e^{2} n_{RMS} \times \frac{\pi}{2} \times f_{-3dB} + V_{N\_ADC}^{2}}$$

where

- e<sub>n RMS</sub> is the input voltage noise density of the amplifier.
- $V_{N ADC}$  is the DC noise of the ADC. For ADS7924 , DC Noise is specified as 0.125 LSB RMS.
- V 1/f\_AMP\_PP is the peak to peak low-frequency noise at the input of amplifier.
- $f_{-3dB}$  is the bandwidth of RC filter at the output of amplifier.

(9)

OPA313 is selected for this design for its low noise (25 nv/ $\sqrt{Hz}$ ), low offset voltage (0.5 mV) and low input bias current (0.2 pA).

#### 8.2.2.3 Selecting the RC Filter

The RC filter at the output of amplifier affect full scale settling time and noise at the input of ADC. Full scale settling time can be calculated using Equation 3 and the noise at input of ADC can be calculated using Equation 9. A value of 499  $\Omega$  and 2.2 nF is used for achieving the full scale settling time of 20 µs and total DC noise of less than 200 µV RMS.

#### 8.2.3 Application Curves





### 9 Power Supply Recommendations

The device has two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. DVDD supply voltage cannot exceed the AVDD supply voltage. The Power supply pins of the device must be decoupled with 1- $\mu$ F ceramic bypass capacitors. The AVDD supply also defines the full-scale input range of the device. Always set the AVDD supply to be greater than or equal to the maximum input signal to avoid saturation of codes.

## 10 Layout

#### 10.1 Layout Guidelines

Figure 65 provides an example layout for the device. Use a ground plane underneath the device and partition the PCB into analog and digital sections. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. In Figure 65, the analog signals are routed on the rightside of the device and the digital signals are routed on the left side of the device.

The power sources to the device must be clean and well-bypassed. Use  $1-\mu F$  ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths. The AVDD supply voltage for the device also functions as a reference for the device. Place the decoupling capacitor for AVDD close to the device AVDD pin and connect this capacitor to the device pins with thick copper tracks.

### 10.2 Layout Example



Figure 65. Example Layout



### **11** Device and Documentation Support

#### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

MicroPOWER, E2E are trademarks of Texas Instruments. I<sup>2</sup>C is a trademark of NXP Semiconductors. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, see the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| ADS7924IRTER     | ACTIVE        | WQFN         | RTE                | 16   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 7924                    | Samples |
| ADS7924IRTET     | ACTIVE        | WQFN         | RTE                | 16   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 7924                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All c | limensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|--------|------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|        | Device                 | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|        | ADS7924IRTER           | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
|        | ADS7924IRTET           | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Sep-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7924IRTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| ADS7924IRTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# **RTE 16**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RTE0016C**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTE0016C**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTE0016C**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated