









OPA388-Q1, OPA2388-Q1 SBOS989A - AUGUST 2020 - REVISED NOVEMBER 2021

# OPAx388-Q1 Automotive, Precision, Zero-Drift, Zero-Crossover, True Rail-to-Rail, Input/Output Operational Amplifiers

### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to +125°C, T<sub>△</sub>
- Functional-Safety Capable
  - Documentation available to aid functional safety system design (OPA388-Q1)
  - Documentation available to aid functional safety system design (OPA2388-Q1: VSSOP)
- Zero drift: ±0.005 µV/°C
- Zero crossover: 140-dB CMRR true RRIO
- Low noise: 7.0 nV√Hz at 1 kHz
- No 1/f noise: 140 nV<sub>PP</sub> (0.1 Hz to 10 Hz)
- Fast settling: 2 µs (1 V to 0.01%)
- Gain bandwidth: 10 MHz
- Single supply: 2.5 V to 5.5 V
- Dual supply: ±1.25 V to ±2.75 V
- True rail-to-rail input
- EMI and RFI filtered inputs
- Industry-standard packages: VSSOP-8, SOT-23-5

# 2 Applications

- HEV/EV inverter and motor control
- Battery management system (BMS)
- DC/DC converter
- Onboard (OBC) and wireless charger



The OPA388-Q1 in a Bidirectional Current Shunt **Monitor** 

# 3 Description

The OPA388-Q1 and OPA2388-Q1 (OPAx388-Q1) are automotive, low-noise, fast-settling, zero-drift, precision operational amplifiers that provide rail-to-rail input and output operation. Excellent ac performance, combined with only 0.25  $\mu V$  of offset and 0.005  $\mu V/^{\circ}C$ of drift over temperature, make the OPAx388-Q1 a great choice for driving high-resolution, analog-todigital converters (ADCs) with high accuracy. Zerocrossover technology minimizes any offset change over the common-mode range. The combination of low drift and very low 1/f noise allow the OPAx388-Q1 to monitor and detect faulty conditions without compromising signal integrity.

These devices are specified over the industrial temperature range of -40°C to +125°C.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |
|-------------|------------------------|-------------------|--|
| OPA388-Q1   | SOT-23 (5)             | 2.90 mm × 1.60 mm |  |
| OPA2388-Q1  | SOIC (8) - Preview     | 4.90 mm × 3.90 mm |  |
| UPA2300-Q1  | VSSOP (8)              | 3.00 mm × 3.00 mm |  |

For all available packages, see the package option addendum at the end of the data sheet.



The OPA388-Q1 Features Ultra-Low Offset Across the Full Common-Mode Range



# **Table of Contents**

| 1 Features1                           | 8 Application and Implementation                      | . 19 |
|---------------------------------------|-------------------------------------------------------|------|
| 2 Applications 1                      | 8.1 Application Information                           |      |
| 3 Description1                        | 8.2 Typical Application                               |      |
| 4 Revision History2                   | 9 Power Supply Recommendations                        |      |
| 5 Pin Configuration and Functions3    | 10 Layout                                             |      |
| 6 Specifications 4                    | 10.1 Layout Guidelines                                |      |
| 6.1 Absolute Maximum Ratings4         | 10.2 Layout Example                                   |      |
| 6.2 ESD Ratings4                      | 11 Device and Documentation Support                   |      |
| 6.3 Recommended Operating Conditions4 | 11.1 Device Support                                   | .23  |
| 6.4 Thermal Information: OPA388-Q15   | 11.2 Documentation Support                            | 23   |
| 6.5 Thermal Information: OPA2388-Q15  | 11.3 Receiving Notification of Documentation Updates. | . 23 |
| 6.6 Electrical Characteristics6       | 11.4 Support Resources                                | 23   |
| 6.7 Typical Characteristics8          | 11.5 Trademarks                                       |      |
| 7 Detailed Description16              | 11.6 Electrostatic Discharge Caution                  | . 24 |
| 7.1 Overview16                        | 11.7 Glossary                                         | . 24 |
| 7.2 Functional Block Diagram16        | 12 Mechanical, Packaging, and Orderable               |      |
| 7.3 Feature Description17             | Information                                           | . 24 |
| 7.4 Device Functional Modes18         |                                                       |      |
|                                       |                                                       |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (August 2020) to Revision A (November 2021)      | Page |
|---|-------------------------------------------------------------------------|------|
| • | Added OPA2388-Q1 production data (active) device and associated content | 1    |



# **5 Pin Configuration and Functions**



Figure 5-1. OPA388-Q1 DBV (5-Pin SOT-23) Package, Top View

# Pin Functions: OPA388-Q1

| P    | IN  | TYPE   | DESCRIPTION                                   |  |
|------|-----|--------|-----------------------------------------------|--|
| NAME | NO. | IIFE   | DESCRIPTION                                   |  |
| -IN  | 4   | Input  | Inverting input                               |  |
| +IN  | 3   | Input  | Noninverting input                            |  |
| NC   | _   | _      | No internal connection (can be left floating) |  |
| OUT  | 1   | Output | Output                                        |  |
| V–   | 2   | Power  | Negative (lowest) power supply                |  |
| V+   | 5   | Power  | Positive (highest) power supply               |  |



Figure 5-2. OPA2388-Q1 D (8-Pin SOIC, Preview) and DGK (8-Pin VSSOP) Packages, Top View

# Pin Functions: OPA2388-Q1

| P     | NIN | TYPE   | DESCRIPTION                     |
|-------|-----|--------|---------------------------------|
| NAME  | NO. | ITPE   | DESCRIPTION                     |
| –IN A | 2   | Input  | Inverting input, channel A      |
| –IN B | 6   | Input  | Inverting input, channel B      |
| +IN A | 3   | Input  | Noninverting input, channel A   |
| +IN B | 5   | Input  | Noninverting input, channel B   |
| OUT A | 1   | Output | Output, channel A               |
| OUT B | 7   | Output | Output, channel B               |
| V-    | 4   | Power  | Negative (lowest) power supply  |
| V+    | 8   | Power  | Positive (highest) power supply |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                                                                         | ·             | MIN         | MAX               | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-------------------|------|
| \/               | Supply voltage, V <sub>S</sub> = (V+) – (V–)  Signal input pins voltage  Signal input pins current  Output short circuit <sup>(2)</sup> | Single-supply |             | 6                 | V    |
| Vs               | Supply voltage, $v_S = (v_T) = (v_T)$                                                                                                   | Dual-supply   |             | ±3                | v    |
|                  | Signal input pine voltage                                                                                                               | Common-mode   | (V-) - 0.5  | (V+) + 0.5        | V    |
|                  | Signal input pins voltage                                                                                                               | Differential  |             | (V+) - (V-) + 0.2 | v    |
|                  | Signal input pins current                                                                                                               |               |             | ±10               | mA   |
|                  | Output short circuit <sup>(2)</sup>                                                                                                     |               | Continuous  | Continuous        |      |
| T <sub>A</sub>   | Operating temperature                                                                                                                   |               | <b>–</b> 55 | 150               | °C   |
| T <sub>J</sub>   | Junction temperature                                                                                                                    |               |             | 150               | °C   |
| T <sub>stg</sub> | Storage temperature                                                                                                                     |               | -65         | 150               | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------|
| V                  | Floatroctatic disaboves | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level 2 | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD classification level C5           | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                |                                     |               | MIN   | NOM MAX | UNIT |
|----------------|-------------------------------------|---------------|-------|---------|------|
| V              | Supply voltage V = (V+) (V )        | Single-supply | 2.5   | 5.5     | \/   |
| Vs             | Supply voltage, $V_S = (V+) - (V-)$ | Dual-supply   | ±1.25 | ±2.75   | V    |
| T <sub>A</sub> | Specified temperature               |               | -40   | 125     | °C   |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.

# 6.4 Thermal Information: OPA388-Q1

|                       |                                              | OPA388-Q1    |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | UNIT |
|                       |                                              | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 145.7        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 94.8         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 43.4         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 24.7         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 43.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Thermal Information: OPA2388-Q1

|                        |                                              | OPA2388-Q1  |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                        |                                              | 8 PINS      |      |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 165         | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 53          | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 87          | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 4.9         | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 85          | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# **6.6 Electrical Characteristics**

at  $T_A$  = 25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2,  $V_S$  = ±1.25 V to ±2.75 V (2.5 V to 5.5 V), and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2 (unless otherwise noted)

|                      | se noted)  PARAMETER               | TEST CONDIT                                                                                                              | IONS                                                 | MIN        | TYP       | MAX        | UNIT               |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------|-----------|------------|--------------------|
| OFFSET               | VOLTAGE                            |                                                                                                                          |                                                      |            |           |            |                    |
|                      | -                                  | OPA388-Q1                                                                                                                |                                                      |            | ±0.25     | ±5         |                    |
| Vos                  | Input offset voltage               | OPA2388-Q1                                                                                                               |                                                      |            | ±1.5      | ±5         | μV                 |
| - 03                 | p == ============================= | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                     |                                                      |            |           | ±7.5       |                    |
| dV <sub>OS</sub> /dT | Input offset voltage drift         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                     |                                                      |            | ±0.005    | ±0.05      | μV/°C              |
| PSRR                 | Power-supply rejection ratio       | ***                                                                                                                      |                                                      |            | ±0.1      | ±1         | μV/V               |
|                      | IAS CURRENT                        | TA                                                                                                                       |                                                      |            |           |            | J= 1, 1            |
|                      |                                    |                                                                                                                          |                                                      |            | ±30       | ±350       |                    |
| I <sub>B</sub>       | Input bias current                 | $R_{IN} = 100 \text{ k}\Omega$                                                                                           | T <sub>A</sub> = 0°C to +85°C                        |            |           | ±400       | pА                 |
| -6                   |                                    | 100                                                                                                                      | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |            |           | ±700       | <b>,</b>           |
|                      |                                    |                                                                                                                          | TA                                                   |            |           | ±700       |                    |
| Ios                  | Input offset current               | $R_{IN} = 100 \text{ k}\Omega$                                                                                           | T <sub>A</sub> = 0°C to +85°C                        |            |           | ±800       | pA                 |
| .03                  | par onest sament                   | THE TOO NEE                                                                                                              | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |            |           | ±800       | μ, .               |
| NOISE                |                                    | <u> </u>                                                                                                                 | 1A 10 0 10 120 0                                     |            |           |            |                    |
| E <sub>N</sub>       | Input voltage noise                | f = 0.1 Hz to 10 Hz                                                                                                      |                                                      |            | 0.14      |            | μV <sub>PP</sub>   |
| -IN                  | par renage ness                    | f = 10 Hz                                                                                                                |                                                      |            | 7         |            | F. LL              |
|                      | Input voltage noise density        | f = 100 Hz                                                                                                               |                                                      |            | 7         |            | nV/√ <del>Hz</del> |
| e <sub>N</sub>       |                                    | f = 1 kHz                                                                                                                |                                                      |            | 7         |            |                    |
|                      |                                    | f = 10 kHz                                                                                                               |                                                      |            | 7         |            |                    |
| I <sub>N</sub>       | Input current noise density        | f = 1 kHz                                                                                                                |                                                      |            | 100       |            | fA/√ <del>Hz</del> |
| INPUT V              | 1 '                                |                                                                                                                          |                                                      |            |           |            |                    |
|                      | Common-mode voltage                |                                                                                                                          |                                                      |            |           |            |                    |
| $V_{CM}$             | range                              |                                                                                                                          |                                                      | (V–) – 0.1 |           | (V+) + 0.1 | V                  |
|                      |                                    | $(V-) - 0.1 \text{ V} < V_{CM} < (V+) + 0.1 \text{ V}$                                                                   | V <sub>S</sub> = ±1.25 V                             | 124        | 138       |            |                    |
|                      |                                    | (V-) - 0.1 V < V <sub>CM</sub> < (V+) + 0.1 V                                                                            | V <sub>S</sub> = ±2.75 V                             | 124        | 140       |            |                    |
| CMRR                 | Common-mode rejection ratio        | $(V-) < V_{CM} < (V+) + 0.1 V,$<br>$T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                        | V <sub>S</sub> = ±1.25 V                             | 114        | 134       |            | dB                 |
|                      |                                    | $(V-) - 0.05 \text{ V} < V_{CM} < (V+) + 0.1 \text{ V},$<br>$T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | V <sub>S</sub> = ±2.75 V                             | 124        | 140       |            |                    |
| INPUT IN             | IPEDANCE                           |                                                                                                                          |                                                      |            |           |            |                    |
| z <sub>id</sub>      | Differential input impedance       |                                                                                                                          |                                                      |            | 100    2  |            | MΩ    pF           |
| z <sub>ic</sub>      | Common-mode input impedance        |                                                                                                                          |                                                      |            | 60    4.5 |            | TΩ    pF           |
| OPEN-LO              | OOP GAIN                           | 1                                                                                                                        |                                                      |            |           |            |                    |
|                      |                                    | 0/ ) + 0.45 \/ 4 \/ + 0/ \)                                                                                              |                                                      | 126        | 148       |            |                    |
|                      |                                    | $(V-) + 0.15 V < V_O < (V+) - 0.15 V$                                                                                    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 120        | 126       |            | dB                 |
| A <sub>OL</sub>      | Open-loop voltage gain             | $(V-) + 0.25 V < V_O < (V+) - 0.25 V,$<br>$R_{LOAD} = 2 k\Omega$                                                         |                                                      | 126        | 148       |            |                    |
|                      |                                    | $(V-) + 0.30 \text{ V} < V_0 < (V+) - 0.30 \text{ V},$<br>$R_{LOAD} = 2 \text{ k}\Omega$                                 | T <sub>A</sub> = -40°C to +125°C                     | 120        | 148       |            |                    |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# **6.6 Electrical Characteristics (continued)**

at  $T_A$  = 25°C,  $V_{CM}$  =  $V_{OUT}$  =  $V_S$  / 2,  $V_S$  = ±1.25 V to ±2.75 V (2.5 V to 5.5 V), and  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2 (unless otherwise noted)

|                   | PARAMETER                         | TEST CONDIT                                                           | IONS                                                 | MIN TYP         | MAX | UNIT |  |
|-------------------|-----------------------------------|-----------------------------------------------------------------------|------------------------------------------------------|-----------------|-----|------|--|
| FREQUE            | NCY RESPONSE                      |                                                                       |                                                      |                 | -   |      |  |
| GBW               | Unity-gain bandwidth              |                                                                       |                                                      | 10              |     | MHz  |  |
| SR                | Slew rate                         | G = 1, 4-V step                                                       |                                                      | 5               |     | V/µs |  |
| THD+N             | Total harmonic distortion + noise | G = 1, f = 1 kHz, V <sub>O</sub> = 1 V <sub>RMS</sub>                 |                                                      | 0.0005%         |     |      |  |
|                   | Cattling time                     | V <sub>S</sub> = ±2.5 V, G = 1,                                       | To 0.1%                                              | 0.75            |     | μs   |  |
| t <sub>S</sub>    | Settling time                     | 1-V step                                                              | To 0.01%                                             | 2               |     | μs   |  |
| t <sub>OR</sub>   | Overload recovery time            | V <sub>IN</sub> × G = V <sub>S</sub>                                  |                                                      | 10              |     | μs   |  |
| OUTPUT            |                                   |                                                                       | 1                                                    |                 | '   |      |  |
|                   |                                   | No load                                                               | 1                                                    | 15              |     |      |  |
|                   | Voltage output swing from rail    | Positive rail                                                         |                                                      | 5               | 20  | mV   |  |
|                   |                                   |                                                                       | $R_{LOAD} = 2 k\Omega$                               | 20              | 50  |      |  |
| Vo                |                                   | Negative rail                                                         | No load                                              | 5               | 15  |      |  |
|                   |                                   |                                                                       |                                                      | 10              | 20  |      |  |
|                   |                                   |                                                                       | $R_{LOAD} = 2 k\Omega$                               | 40              | 60  |      |  |
|                   |                                   | $T_A = -40$ °C to +125°C, both rails, $R_{LOAD} = 10 \text{ k}\Omega$ |                                                      | 10              | 25  |      |  |
|                   | 0, , ; ;                          | V <sub>S</sub> = 5.5 V                                                |                                                      | ±60             |     |      |  |
| I <sub>SC</sub>   | Short-circuit current             | V <sub>S</sub> = 2.5 V                                                |                                                      | ±30             |     | mA   |  |
| C <sub>LOAD</sub> | Capacitive load drive             |                                                                       |                                                      | See Figure 6-25 |     |      |  |
| Z <sub>O</sub>    | Open-loop output impedance        | f = 1 MHz, I <sub>O</sub> = 0 A, see Figure 6-24                      |                                                      | 100             |     | Ω    |  |
| POWER             | SUPPLY                            |                                                                       | '                                                    |                 |     |      |  |
|                   |                                   | V = .4.05 V (V = 0.5 V)   0.4                                         |                                                      | 1.7             | 2.4 | mA   |  |
|                   | Quiescent current per             | $V_S = \pm 1.25 \text{ V } (V_S = 2.5 \text{ V}), I_O = 0 \text{ A}$  | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.7             | 2.4 |      |  |
| lQ                | amplifier                         | V = .0.75 V (V = 5.5 V)                                               |                                                      | 1.9             | 2.6 |      |  |
|                   |                                   | $V_S = \pm 2.75 \text{ V } (V_S = 5.5 \text{ V}), I_O = 0 \text{ A}$  | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.9             | 2.6 |      |  |



# **6.7 Typical Characteristics**

at  $T_A$  = 25°C,  $V_S$  = ±2.5 V,  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 100 pF (unless otherwise noted)

# Table 6-1. Table of Graphs

| DESCRIPTION                                             | FIGURE                    |
|---------------------------------------------------------|---------------------------|
| Offset Voltage Production Distribution                  | Figure 6-1                |
| Offset Voltage Drift Distribution From –40°C to +125°C  | Figure 6-2                |
| Offset Voltage vs Temperature                           | Figure 6-3                |
| Offset Voltage vs Common-Mode Voltage                   | Figure 6-4                |
| Offset Voltage vs Power Supply                          | Figure 6-5                |
| Offset Voltage Long Term Drift                          | Figure 6-6                |
| Open-Loop Gain and Phase vs Frequency                   | Figure 6-7                |
| Closed-Loop Gain and Phase vs Frequency                 | Figure 6-8                |
| Input Bias Current vs Common-Mode Voltage               | Figure 6-9                |
| Input Bias Current vs Temperature                       | Figure 6-10               |
| Output Voltage Swing vs Output Current (Maximum Supply) | Figure 6-11               |
| CMRR and PSRR vs Frequency                              | Figure 6-12               |
| CMRR vs Temperature                                     | Figure 6-13               |
| PSRR vs Temperature                                     | Figure 6-14               |
| 0.1-Hz to 10-Hz Noise                                   | Figure 6-15               |
| Input Voltage Noise Spectral Density vs Frequency       | Figure 6-16               |
| THD+N Ratio vs Frequency                                | Figure 6-17               |
| THD+N vs Output Amplitude                               | Figure 6-18               |
| Spectral Content                                        | Figure 6-19, Figure 6-20  |
| Quiescent Current vs Supply Voltage                     | Figure 6-21               |
| Quiescent Current vs Temperature                        | Figure 6-22               |
| Open-Loop Gain vs Temperature                           | Figure 6-23               |
| Open-Loop Output Impedance vs Frequency                 | Figure 6-24               |
| Small-Signal Overshoot vs Capacitive Load (10-mV Step)  | Figure 6-25               |
| No Phase Reversal                                       | Figure 6-26               |
| Positive Overload Recovery                              | Figure 6-27               |
| Negative Overload Recovery                              | Figure 6-28               |
| Small-Signal Step Response (10-mV Step)                 | Figure 6-29, Figure 6-30  |
| Large-Signal Step Response (4-V Step)                   | Figure 6-31 , Figure 6-32 |
| Settling Time                                           | Figure 6-33, Figure 6-34  |
| Short-Circuit Current vs Temperature                    | Figure 6-35               |
| Maximum Output Voltage vs Frequency                     | Figure 6-36               |
| EMIRR vs Frequency                                      | Figure 6-37               |
|                                                         |                           |

at  $T_A = 25$ °C,  $V_S = \pm 2.5$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF (unless otherwise noted)





at  $T_A$  = 25°C,  $V_S$  = ±2.5 V,  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 100 pF (unless otherwise noted)





Figure 6-7. Open-Loop Gain and Phase vs Frequency

Figure 6-8. Closed-Loop Gain and Phase vs Frequency





Figure 6-9. Input Bias Current vs Common-Mode Voltage

Figure 6-10. Input Bias Current vs Temperature





Figure 6-11. Output Voltage Swing vs Output Current (Maximum Supply)

Figure 6-12. CMRR and PSRR vs Frequency

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

at  $T_A = 25$ °C,  $V_S = \pm 2.5$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF (unless otherwise noted)





at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 2.5$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S / 2$ , and  $C_L = 100$  pF (unless otherwise noted)



at  $T_A$  = 25°C,  $V_S$  = ±2.5 V,  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 100 pF (unless otherwise noted)





at  $T_A$  = 25°C,  $V_S$  = ±2.5 V,  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 100 pF (unless otherwise noted)



at  $T_A$  = 25°C,  $V_S$  = ±2.5 V,  $V_{CM}$  =  $V_S$  / 2,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S$  / 2, and  $C_L$  = 100 pF (unless otherwise noted)



# 7 Detailed Description

# 7.1 Overview

The OPAx388-Q1 zero-drift amplifiers are engineered with the unique combination of a proprietary precision auto-calibration technique and a low-noise, low-ripple, input charge pump. These amplifiers offer ultra-low input offset voltage and drift and achieve excellent input and output dynamic linearity. The OPAx388-Q1 operate from 2.5 V to 5.5 V, are unity-gain stable, and are designed for a wide range of general-purpose and precision applications. The integrated, low-noise charge pump allows true rail-to-rail input common-mode operation without distortion associated with complementary rail-to-rail input topologies (input crossover distortion). The OPAx388-Q1 strengths also include 10-MHz bandwidth, 7-nV/ $\sqrt{\text{Hz}}$  noise spectral density, and no 1/f noise, making these devices an excellent choice for interfacing with sensor modules and buffering high-fidelity digital-to-analog converters (DACs).

#### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Input Voltage and Zero-Crossover Functionality

The OPAx388-Q1 input common-mode voltage range extends 0.1 V beyond the supply rails. This amplifier family is designed to cover the full range without the troublesome transition region found in some other rail-to-rail amplifiers. Operating a complementary rail-to-rail input amplifier with signals traversing the transition region results in unwanted non-linear behavior and polluted spectral content. Figure 7-1 and Figure 7-2 contrast the performance of a traditional complementary rail-to-rail input stage amplifier with the performance of the zero-crossover OPAx388-Q1. Significant harmonic content and distortion is generated during the differential pair transition (such a transition does not exist in the OPAx388-Q1). Crossover distortion is eliminated through the use of a single differential pair coupled with an internal low-noise charge pump. The OPAx388-Q1 maintain noise, bandwidth, and offset performance throughout the input common-mode range, thus reducing printed circuit board (PCB) and bill of materials (BOM) complexity through the reduction of power-supply rails.



Typically, input bias current is approximately ±30 pA. Input voltages exceeding the power supplies, however, can cause excessive current to flow into or out of the input pins. Momentary voltages greater than the power supply can be tolerated if the input current is limited to 10 mA. This limitation is easily accomplished with an input resistor, as shown in Figure 7-3.



Figure 7-3. Input Current Protection

#### 7.3.2 Input Differential Voltage

The typical input bias current of the OPAx388-Q1 during normal operation is approximately 30 pA. In overdriven conditions, the bias current can increase significantly. The most common cause of an overdriven condition occurs when an operational amplifier is outside of the linear range of operation. When the output of the operational amplifier is driven to one of the supply rails, the feedback loop requirements cannot be satisfied and a differential input voltage develops across the input pins. This differential input voltage results in activation of parasitic diodes inside the front-end input chopping switches that combine with  $10-k\Omega$  electromagnetic interference (EMI) filter resistors to create the equivalent circuit shown in Figure 7-4. Notice that the input bias current remains within specification in the linear region.



Figure 7-4. Equivalent Input Circuit

#### 7.3.3 Internal Offset Correction

The OPAx388-Q1 operational amplifiers use an auto-calibration technique with a time-continuous, 200-kHz operational amplifier in the signal path. These amplifiers are zero-corrected every 5  $\mu$ s using a proprietary technique. At power up, the amplifiers require approximately 1 ms to achieve the specified V<sub>OS</sub> accuracy. This design has no aliasing or flicker noise.

# 7.3.4 EMI Susceptibility and Input Filtering

Operational amplifiers vary in susceptibility to EMI. If conducted EMI enters the operational amplifier, the dc offset at the amplifier output can shift from its nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The OPAx388-Q1 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential-mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 20 MHz (–3 dB), with a rolloff of 20 dB per decade.

#### 7.4 Device Functional Modes

The OPAx388-Q1 have a single functional mode and are operational when the power-supply voltage is greater than 2.5 V (±1.25 V). The maximum specified power-supply voltage for the OPAx388-Q1 is 5.5 V (±2.75 V).

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The OPAx388-Q1 are unity-gain stable, precision operational amplifiers free from unexpected output and phase reversal. The use of proprietary zero-drift circuitry gives the benefit of low input offset voltage over time and temperature, as well as lowering the 1/f noise component. As a result of the high PSRR, these devices work well in applications that run directly from battery power without regulation. The OPAx388-Q1 are optimized for full rail-to-rail input, allowing for low-voltage, single-supply operation or split-supply use. These miniature, high-precision, low-noise amplifiers offer high-impedance inputs that have a common-mode range 100 mV beyond the supplies without input crossover distortion and a rail-to-rail output that swings within 5 mV of the supplies under normal test conditions. The OPAx388-Q1 precision amplifiers are designed for upstream analog signal chain applications in low or high gains, as well as downstream signal chain functions such as DAC buffering.

# 8.2 Typical Application

This single-supply, low-side, bidirectional current-sensing design example detects load currents from -1 A to +1 A. The single-ended output spans from 110 mV to 3.19 V. This design uses the OPA388-Q1 because of the low offset voltage and rail-to-rail input and output. One of the amplifiers is configured as a difference amplifier and the other amplifier provides the reference voltage.

Figure 8-1 shows the circuit drawing.



Figure 8-1. Bidirectional Current-Sensing

#### 8.2.1 Design Requirements

This solution has the following requirements:

Supply voltage: 3.3 VInput: -1 A to 1 A

Output: 1.65 V ±1.54 V (110 mV to 3.19 V)

#### 8.2.2 Detailed Design Procedure

The load current,  $I_{LOAD}$ , flows through the shunt resistor ( $R_{SHUNT}$ ) to develop the shunt voltage,  $V_{SHUNT}$ . The shunt voltage is then amplified by the difference amplifier consisting of U1A and  $R_1$  through  $R_4$ . The gain of the difference amplifier is set by the ratio of  $R_4$  to  $R_3$ . To minimize errors, set  $R_2 = R_4$  and  $R_1 = R_3$ . The reference voltage,  $V_{REF}$ , is supplied by buffering a resistor divider using U1B. The transfer function is given by Equation 1.

$$V_{OUT} = V_{SHUNT} \times Gain_{Diff\_Amp} + V_{REF}$$
 (1)

where

• 
$$V_{SHUNT} = I_{LOAD} \times R_{SHUNT}$$

$$Gain_{Diff\_Amp} = \frac{R_4}{R_3}$$

$$V_{REF} = V_{CC} \times \left[ \frac{R_6}{R_5 + R_6} \right]$$

There are two types of errors in this design: offset and gain. Gain errors are introduced by the tolerance of the shunt resistor and the ratios of  $R_4$  to  $R_3$  and, similarly,  $R_2$  to  $R_1$ . Offset errors are introduced by the voltage divider ( $R_5$  and  $R_6$ ) and how closely the ratio of  $R_4$  /  $R_3$  matches  $R_2$  /  $R_1$ . The latter value affects the CMRR of the difference amplifier, ultimately translating to an offset error.

The value of  $V_{SHUNT}$  is the ground potential for the system load because  $V_{SHUNT}$  is a low-side measurement. Therefore, a maximum value must be placed on  $V_{SHUNT}$ . In this design, the maximum value for  $V_{SHUNT}$  is set to 100 mV. Equation 2 calculates the maximum value of the shunt resistor given a maximum shunt voltage of 100 mV and maximum load current of 1 A.

$$R_{SHUNT(Max)} = \frac{V_{SHUNT(Max)}}{I_{LOAD(Max)}} = \frac{100 \text{ mV}}{1 \text{ A}} = 100 \text{ m}\Omega$$
(2)

The tolerance of R<sub>SHUNT</sub> is directly proportional to cost. For this design, a shunt resistor with a tolerance of 0.5% was selected. If greater accuracy is required, select a 0.1% resistor or better.

The load current is bidirectional; therefore, the shunt voltage range is -100 mV to 100 mV. This voltage is divided down by  $R_1$  and  $R_2$  before reaching the operational amplifier, U1A. Make sure that the voltage present at the noninverting node of U1A is within the common-mode range of the device. Therefore, use an operational amplifier, such as the OPA388-Q1, that has a common-mode range that extends below the negative supply voltage. Finally, to minimize offset error, the OPA388-Q1 has a typical offset voltage of merely  $\pm 0.25~\mu V$  ( $\pm 5~\mu V$  maximum).

Given a symmetric load current of -1 A to +1 A, the voltage divider resistors (R<sub>5</sub> and R<sub>6</sub>) must be equal. To be consistent with the shunt resistor, a tolerance of 0.5% was selected. To minimize power consumption,  $10-k\Omega$  resistors are used.

To set the gain of the difference amplifier, the common-mode range and output swing of the OPA388-Q1 must be considered. Equation 3 and Equation 4 depict the typical common-mode range and maximum output swing, respectively, of the OPA388-Q1 given a 3.3-V supply.

$$-100 \text{ mV} < V_{CM} < 3.4 \text{ V}$$
 (3)

$$100 \text{ mV} < V_{OUT} < 3.2 \text{ V}$$
 (4)

The gain of the difference amplifier can now be calculated as shown in Equation 5.

$$Gain_{Diff\_Amp} = \frac{V_{OUT\_Max} - V_{OUT\_Min}}{R_{SHUNT} \times (I_{MAX} - I_{MIN})} = \frac{3.2 \text{ V} - 100 \text{ mV}}{100 \text{ m}\Omega \times [1 \text{ A} - (-1 \text{A})]} = 15.5 \frac{\text{V}}{\text{V}}$$
(5)

The resistor value selected for  $R_1$  and  $R_3$  was 1 k $\Omega$ . 15.4 k $\Omega$  was selected for  $R_2$  and  $R_4$  because this number is the nearest standard value. Therefore, the ideal gain of the difference amplifier is 15.4 V/V.

The gain error of the circuit primarily depends on  $R_1$  through  $R_4$ . As a result of this dependence, 0.1% resistors were selected. This configuration reduces the likelihood that the design requires a two-point calibration. A simple one-point calibration, if desired, removes the offset errors introduced by the 0.5% resistors.

#### 8.2.3 Application Curve



Figure 8-2. Bidirectional Current-Sensing Circuit Performance: Output Voltage vs Input Current

# 9 Power Supply Recommendations

The OPAx388-Q1 family of operational amplifiers can be used with single or dual supplies from an operating range of  $V_S = 2.5 \text{ V}$  ( $\pm 1.25 \text{ V}$ ) up to 5.5 V ( $\pm 2.75 \text{ V}$ ). Key parameters that vary over the supply voltage or temperature range are shown in *Section 6.7*.

#### **CAUTION**

Supply voltages greater than 7 V can permanently damage the device (see Section 6.1).

## 10 Layout

# 10.1 Layout Guidelines

Pay attention to good layout practice. Keep traces short and, if possible, use a printed-circuit board (PCB) ground plane with surface-mount components placed as close as possible to the device pins. Place a 0.1-µF capacitor closely across the supply pins. Apply these guidelines throughout the analog circuit to improve performance and provide benefits, such as reducing the electromagnetic interference (EMI) susceptibility.

For lowest offset voltage and precision performance, optimize the circuit layout and mechanical conditions. Avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. These thermally-generated potentials can be made to cancel by making sure these potentials are equal on both input terminals. Other layout and design considerations include:

- · Use low thermoelectric-coefficient conditions (avoid dissimilar metals).
- Thermally isolate components from power supplies or other heat sources.
- · Shield operational amplifier and input circuitry from air currents, such as cooling fans.

Follow these guidelines to reduce the likelihood of junctions being at different temperatures, which can cause thermoelectric voltage drift of  $0.1~\mu\text{V}/^{\circ}\text{C}$  or greater, depending on the materials used.

### 10.2 Layout Example



Figure 10-1. Schematic Representation



Figure 10-2. Layout Example

# 11 Device and Documentation Support

# 11.1 Device Support

# 11.1.1 Development Support

# 11.1.1.1 TINA-TI™ Simulation Software (Free Download)

TINA-TI $^{\text{TI}}$  simulation software is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI simulation software is a free, fully-functional version of the TINA $^{\text{TI}}$  software, preloaded with a library of macromodels, in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### Note

These files require that either the TINA software or TINA-TI software be installed. Download the free TINA-TI simulation software from the TINA-TI™ software folder.

### 11.1.1.2 PSpice® for TI

PSpice® for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

#### 11.1.1.3 TI Precision Designs

The OPAx388-Q1 family is featured on TI Precision Designs, available online at <a href="https://www.ti.com/ww/en/analog/precision-designs/">www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following: Texas Instruments, Circuit board layout techniques

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

TINA<sup>™</sup> is a trademark of DesignSoft, Inc.

PSpice® is a registered trademark of Cadence Design Systems, Inc.

All trademarks are the property of their respective owners.



#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 19-Dec-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| OPA2388QDGKRQ1   | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | O28Q                    | Samples |
| OPA388QDBVRQ1    | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 388Q                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Dec-2021

#### OTHER QUALIFIED VERSIONS OF OPA2388-Q1, OPA388-Q1:

● Catalog : OPA2388, OPA388

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2021

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2388QDGKRQ1 | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA388QDBVRQ1  | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

www.ti.com 20-Dec-2021



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2388QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA388QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 213.0       | 191.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated