# 2.5 V/3.3 V ECL Differential Receiver/Driver

# MC10LVEP16, MC100LVEP16

### Description

The MC10/100LVEP16 is a world class differential receiver/driver. The device is functionally equivalent to the EL16, EP16 and LVEL16 devices. With output transition times significantly faster than the EL16 and LVEL16, the LVEP16 is ideally suited for interfacing with high frequency and low voltage (2.5 V) sources. Single-Ended CLK input operation is limited to a  $V_{CC} \ge 3.0$  V in PECL mode, or  $V_{EE} \le -3.0$  V in NECL mode.

The V<sub>BB</sub> pin, an internally generated Voltage supply, is available to this device only. For Single-Ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

The 100 Series contains temperature compensation.

### Features

- 240 ps Propagation Delay
- Maximum Frequency = > 4 GHz Typical
- PECL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V
- V<sub>BB</sub> Output
- Open Input Default State
- LVDS Input Compatible
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



### **ON Semiconductor®**

www.onsemi.com







| Н   | = MC10          | L     | = Wafer Lot           |
|-----|-----------------|-------|-----------------------|
| κ   | = MC100         | Υ     | = Year                |
| 4L  | = MC100         | W     | = Work Week           |
| М   | = Date Code     | •     | = Pb-Free Package     |
| А   | = Assembly Lo   | cati  | on                    |
| (No | te: Microdot ma | ıv be | e in either location) |

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.





### Table 1. PIN DESCRIPTION

| Pin             | Function                                                                                                                                                                                         |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D*, <u>D</u> ** | ECL Data Inputs                                                                                                                                                                                  |
| Q, <u>Q</u>     | ECL Data Outputs                                                                                                                                                                                 |
| V <sub>BB</sub> | Ref. Voltage Output                                                                                                                                                                              |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                                  |
| V <sub>EE</sub> | Negative Supply                                                                                                                                                                                  |
| NC              | No Connect                                                                                                                                                                                       |
| EP              | (DFN8 only) Thermal exposed pad must<br>be connected to a sufficient thermal con-<br>duit. Electrically connect to the most neg-<br>ative supply (GND) or leave unconnec-<br>ted, floating open. |

\* Pins will default LOW when left open. \*\*Pins will default to  $V_{CC}\!/2$  when left open.

#### Table 2. ATTRIBUTES

| Characteristics                                                             | Value                         |
|-----------------------------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                         |
| Internal Input Pullup Resistor                                              | 37.5 kΩ                       |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV   |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                   |
| SOIC-8 NB<br>TSSOP-8<br>DFN8                                                | Level 1<br>Level 3<br>Level 1 |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V–0 @ 0.125 in          |
| Transistor Count                                                            | 167 Devices                   |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                               |

1. For additional information, see Application Note AND8003/D.

#### Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Unit |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>      | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 6           | V    |
| $V_{EE}$             | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                       | -6          | V    |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6     | V    |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA   |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ±0.5        | mA   |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85  | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C   |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8 NB<br>SOIC-8 NB                                                | 190<br>130  | °C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8 NB                                                             | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8<br>TSSOP-8                                                    | 185<br>140  | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                                               | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN8<br>DFN8                                                          | 129<br>84   | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | (Note 1)                                       | DFN8                                                                  | 35 to 40    | °C/W |
| T <sub>sol</sub>     | Wave Solder (Pb-Free)                              | < 2 to 3 sec @ 260°C                           |                                                                       | 265         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board - 2S2P (2 signal, 2 power).

### Table 4. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 1))

|                    |                                                                                      | -40°C       |      |      |             | 25°C |      | 85°C        |      |      |      |
|--------------------|--------------------------------------------------------------------------------------|-------------|------|------|-------------|------|------|-------------|------|------|------|
| Symbol             | Characteristic                                                                       | Min         | Тур  | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                                 | 17          | 22   | 27   | 17          | 22   | 27   | 17          | 22   | 28   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                         | 1365        | 1490 | 1615 | 1430        | 1555 | 1680 | 1490        | 1615 | 1740 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                          | 565         | 740  | 865  | 630         | 805  | 930  | 690         | 865  | 990  | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Notes 3, 4) | 1.2         |      | 2.5  | 1.2         |      | 2.5  | 1.2         |      | 2.5  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                                   |             |      | 150  |             |      | 150  |             |      | 150  | μA   |
| Ι <sub>ΙL</sub>    | Input LOW Current<br>D<br>D                                                          | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.125 V to -1.3 V. 2. All loading with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. 3. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V. Single ended input CLK pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. 4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input sized. input signal.

|                 |                                                                                  |             | –40°C |      |             | 25°C |      | 85°C        |      |      |      |
|-----------------|----------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------|
| Symbol          | Characteristic                                                                   | Min         | Тур   | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 17          | 22    | 27   | 17          | 22   | 27   | 17          | 22   | 28   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | 2165        | 2290  | 2415 | 2230        | 2355 | 2480 | 2290        | 2415 | 2540 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | 1365        | 1540  | 1665 | 1430        | 1605 | 1730 | 1490        | 1665 | 1790 | mV   |
| VIH             | Input HIGH Voltage (Single Ended)                                                | 2090        |       | 2415 | 2155        |      | 2480 | 2215        |      | 2540 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                                 | 1365        |       | 1690 | 1430        |      | 1755 | 1490        |      | 1815 | mV   |
| $V_{BB}$        | Output Voltage Reference (Note 3)                                                | 1790        | 1890  | 1990 | 1855        | 1955 | 2055 | 1915        | 2015 | 2115 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 1.2         |       | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |             |       | 150  |             |      | 150  |             |      | 150  | μΑ   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>D<br>D                                                      | 0.5<br>-150 |       |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

### Table 5. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.5 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. Single ended input CLK pin operation is limited to  $V_{CC} \ge 3.0$  V in PECL mode.

4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### -40°C 85°C 25°C Symbol Characteristic Unit Min Тур Max Min Тур Max Min Тур Max Power Supply Current 17 22 27 17 22 27 17 22 28 mΑ IEE VOH Output HIGH Voltage (Note 2) -1070 -1010 -1135 -1010 -885 -945 -820 -885 -760 mV -1935 Output LOW Voltage (Note 2) -1760 -1635 -1870 -1695 -1570 -1810 -1635 -1510 VOL mV VIH Input HIGH Voltage (Single Ended) -1210 -885 -1145 -820 -1085 -760 mV VII Input LOW Voltage (Single Ended) -1935 -1610 -1870 -1545 -1810 -1485 mV $V_{\text{BB}}$ Output Voltage Reference (Note 3) -1510 -1410 -1310 -1445 -1345 -1245 -1385 -1285 -1185 mV Input HIGH Voltage Common Mode v VIHCMR V<sub>EE</sub>+1.2 0.0 V<sub>EE</sub>+1.2 0.0 V<sub>EE</sub>+1.2 0.0 Range (Differential Configuration) (Note 4) Input HIGH Current 150 150 150 Ι<sub>Η</sub> μA Input LOW Current μA $I_{IL}$ D 0.5 0.5 0.5 -150 D -150 -150

### Table 6. 10EP DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -2.375 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. Single ended input CLK pin operation is limited to V<sub>EE</sub>  $\leq$  -3.0 V in NECL mode.

4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                    |                                                                                      |             | <b>−40°C</b> |      |             | 25°C |      |             | 85°C |      |      |
|--------------------|--------------------------------------------------------------------------------------|-------------|--------------|------|-------------|------|------|-------------|------|------|------|
| Symbol             | Characteristic                                                                       | Min         | Тур          | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                                                 | 19          | 24           | 29   | 22          | 28   | 34   | 24          | 30   | 36   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                                         | 1355        | 1480         | 1605 | 1355        | 1480 | 1605 | 1355        | 1480 | 1605 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                                          | 555         | 730          | 900  | 555         | 730  | 900  | 555         | 730  | 900  | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Notes 3, 4) | 1.2         |              | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| I <sub>IH</sub>    | Input HIGH Current                                                                   |             |              | 150  |             |      | 150  |             |      | 150  | μA   |
| Ι <sub>ΙĽ</sub>    | Input LOW Current<br>D<br>D                                                          | 0.5<br>-150 |              |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

### Table 7. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 2.5 V, V<sub>EE</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.125 V to -1.3 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V. 3. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V. Single ended input CLK pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. 4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                 |                                                                                  |             | -40°C |      |             | 25°C |      | 85°C        |      |      |      |
|-----------------|----------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------|
| Symbol          | Characteristic                                                                   | Min         | Тур   | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 19          | 24    | 29   | 22          | 28   | 34   | 24          | 30   | 36   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | 2155        | 2280  | 2405 | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | 1355        | 1530  | 1700 | 1355        | 1530 | 1700 | 1355        | 1530 | 1700 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                                                | 2135        |       | 2420 | 2135        |      | 2420 | 2135        |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                                 | 1355        |       | 1700 | 1355        |      | 1700 | 1355        |      | 1700 | mV   |
| $V_{BB}$        | Output Voltage Reference (Note 3)                                                | 1775        | 1875  | 1975 | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 1.2         |       | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| Ι <sub>ΙΗ</sub> | Input HIGH Current                                                               |             |       | 150  |             |      | 150  |             |      | 150  | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>D<br>D                                                      | 0.5<br>-150 |       |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.925 V to -0.5 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V. 3. Single ended input CLK pin operation is limited to V<sub>CC</sub>  $\ge$  3.0 V in PECL mode.

4. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                 |                                                                                  |                 | –40°C                |       |                      | 25°C  |       |                 |                   |       |      |
|-----------------|----------------------------------------------------------------------------------|-----------------|----------------------|-------|----------------------|-------|-------|-----------------|-------------------|-------|------|
| Symbol          | Characteristic                                                                   | Min             | Тур                  | Max   | Min                  | Тур   | Max   | Min             | Тур               | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 19              | 24                   | 29    | 22                   | 28    | 34    | 24              | 30                | 36    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | -1145           | -1020                | -895  | -1145                | -1020 | -895  | -1145           | -1020             | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | -1945           | -1770                | -1600 | -1945                | -1770 | -1600 | -1945           | -1770             | -1600 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single Ended)                                                | -1165           |                      | -880  | -1165                |       | -880  | -1165           |                   | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single Ended)                                                 | -1945           |                      | -1600 | -1945                |       | -1600 | -1945           |                   | -1600 | mV   |
| $V_{BB}$        | Output Voltage Reference (Note 3)                                                | -1525           | -1425                | -1325 | -1525                | -1425 | -1325 | -1525           | -1425             | -1325 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | V <sub>EE</sub> | V <sub>EE</sub> +1.2 |       | V <sub>EE</sub> +1.2 |       | 0.0   | V <sub>EE</sub> | <u>+</u> +1.2 0.0 |       | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |                 |                      | 150   |                      |       | 150   |                 |                   | 150   | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>D<br>D                                                      | 0.5<br>-150     |                      |       | 0.5<br>-150          |       |       | 0.5<br>-150     |                   |       | μΑ   |

### Table 9. 100EP DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -2.375 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. Single ended input CLK pin operation is limited to V<sub>EE</sub>  $\leq$  -3.0 V in NECL mode.

4. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                                        |                                                                                                                                                   | -40°C |                                                    |                                               |     | 25°C                                               |                                        | 85°C |                                                    |                                        |      |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|-----------------------------------------------|-----|----------------------------------------------------|----------------------------------------|------|----------------------------------------------------|----------------------------------------|------|
| Symbol                                 | Characteristic                                                                                                                                    | Min   | Тур                                                | Max                                           | Min | Тур                                                | Max                                    | Min  | Тур                                                | Max                                    | Unit |
| f <sub>max</sub>                       | Maximum Frequency<br>(See Figure 2. F <sub>max</sub> /JITTER)                                                                                     |       | > 4                                                |                                               |     | > 4                                                |                                        |      | > 4                                                |                                        | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                                                                                       | 150   | 220                                                | 300                                           | 170 | 240                                                | 320                                    | 190  | 260                                                | 330                                    | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 2)                                                                                                                          |       | 5.0                                                | 20                                            |     | 5.0                                                | 20                                     |      | 5.0                                                | 20                                     | ps   |
| UITTER                                 | CLOCK Random Jitter (RMS)<br>@ $\leq 1.0$ GHz<br>@ $\leq 1.5$ GHz<br>@ $\leq 2.0$ GHz<br>@ $\leq 2.5$ GHz<br>@ $\leq 3.0$ GHz<br>@ $\leq 3.5$ GHz |       | 0.134<br>0.077<br>0.115<br>0.117<br>0.122<br>0.123 | 0.2<br>0.2<br>0.2<br>0.2<br>0.2<br>0.2<br>0.2 |     | 0.147<br>0.104<br>0.141<br>0.132<br>0.143<br>0.145 | 0.3<br>0.3<br>0.3<br>0.3<br>0.3<br>0.3 |      | 0.166<br>0.145<br>0.153<br>0.156<br>0.177<br>0.202 | 0.3<br>0.3<br>0.3<br>0.3<br>0.3<br>0.3 | ps   |
| V <sub>PP</sub>                        | Input Voltage Swing<br>(Differential Configuration)                                                                                               | 150   | 800                                                | 1200                                          | 150 | 800                                                | 1200                                   | 150  | 800                                                | 1200                                   | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times Q, $\overline{Q}$ (20% – 80%)                                                                                              | 70    | 120                                                | 170                                           | 80  | 130                                                | 180                                    | 100  | 150                                                | 200                                    | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V. 2. Skew is measured between outputs under identical transitions. Duty cycle skew is defined only for differential operation when the delays are measured from the cross point of the inputs to the cross point of the outputs.



Figure 2. F<sub>max</sub>/Jitter





#### **ORDERING INFORMATION**

| Device           | Package                | Shipping <sup>†</sup> |  |
|------------------|------------------------|-----------------------|--|
| MC10LVEP16DTR2G  | TSSOP-8<br>(Pb-Free)   | 2500 / Tape & Reel    |  |
| MC100LVEP16DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units / Tube       |  |
| MC100LVEP16DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500 / Tape & Reel    |  |
| MC100LVEP16DTG   | TSSOP-8<br>(Pb-Free)   | 100 Units / Tube      |  |
| MC100LVEP16DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 / Tape & Reel    |  |
| MC100LVEP16MNR4G | DFN8<br>(Pb-Free)      | 1000 / Tape & Reel    |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
|           |   |                                             |

- AND8066/D Interfacing with ECLinPS
- AND8090/D AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DIMENSIONS: MILLIMETERS

 
 DOCUMENT NUMBER:
 98AON18658D
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 DFN8, 2.0X2.0, 0.5MM PITCH
 PAGE 1 OF 1

 ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |             |                                                                                                                                                                                     |             |

© Semiconductor Components Industries, LLC, 2019

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE P-SOURCE 3 P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE 2. ANODE SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. 4. DRAIN, #2 GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. SOURCE SOURCE 6. SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE, #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |
| ON Semiconductor and unarrive are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                     |             |

SOURCE 1/DRAIN 2

7.

8. GATE 1

COLLECTOR, #2

COLLECTOR, #1

COLLECTOR, #1

6.

7.

8

rights of others





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TSSOP 8     |                                                                                                                                                                                     | PAGE 1 OF 1 |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                     |             |

© Semiconductor Components Industries, LLC, 2019

rights of others.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use a a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor houteds for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative