

## DS90LV049 3V LVDS Dual Line Driver with Dual Line Receiver

Check for Samples: DS90LV049

### FEATURES

- Up to 400 Mbps Switching Rates
- Flow-Through Pinout Simplifies PCB Layout
- 50 ps Typical Driver Channel-to-Channel Skew
- 50 ps Typical Receiver Channel-to-Channel
  Skew
- 3.3 V Single Power Supply Design
- TRI-STATE Output Control

**Connection Diagram** 

- Internal Fail-Safe Biasing of Receiver Inputs
- Low Power Dissipation (70 mW at 3.3 V Static)
- High Impedance on LVDS Outputs on Power
  Down
- Conforms to TIA/EIA-644-A LVDS Standard
- Industrial Operating Temperature Range (-40°C to +85°C)
- Available in Low Profile 16 Pin TSSOP Package

### DESCRIPTION

The DS90LV049 is a dual CMOS flow-through differential line driver-receiver pair designed for applications requiring ultra low power dissipation, exceptional noise immunity, and high data throughput. The device is designed to support data rates in excess of 400 Mbps utilizing Low Voltage Differential Signaling (LVDS) technology.

The DS90LV049 drivers accept LVTTL/LVCMOS signals and translate them to LVDS signals. On the other hand, the receivers accept LVDS signals and translate them to 3 V CMOS signals. The LVDS input buffers have internal failsafe biasing that places the outputs to a known H (high) state for floating receiver inputs. In addition, the DS90LV049 supports a TRI-STATE function for a low idle power state when the device is not in use.

The EN and  $\overline{\text{EN}}$  inputs are ANDed together and control the TRI-STATE outputs. The enables are common to all four gates.

#### 16 - EN 1 R<sub>IN1</sub>. 2 15 - ROUT1 R<sub>IN1+</sub> 3 14 -ROUT2 RIN2+ RIN2-4 13 - GND D<sub>OUT2-</sub> 5 12 -V<sub>DD</sub> 11 - DIN2 D<sub>OUT2+</sub>-6 10 - D<sub>IN1</sub> D<sub>OUT1+</sub>-7 D<sub>OUT1</sub>-9 - EN 8

**Dual-In-Line** 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### **Functional Diagram**



#### Table 1. TRUTH TABLE

| EN        | EN        | LVDS Out | LVCMOS Out |  |  |
|-----------|-----------|----------|------------|--|--|
| L or Open | L or Open | OFF      | OFF        |  |  |
| Н         | L or Open | ON       | ON         |  |  |
| L or Open | Н         | OFF      | OFF        |  |  |
| Н         | Н         | OFF      | OFF        |  |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

| Supply Voltage (V <sub>DD</sub> )                                                   | -0.3 V to +4 V                      |
|-------------------------------------------------------------------------------------|-------------------------------------|
| LVCMOS Input Voltage (D <sub>IN</sub> )                                             | -0.3 V to (V <sub>DD</sub> + 0.3 V) |
| LVDS Input Voltage (R <sub>IN+</sub> , R <sub>IN-</sub> )                           | -0.3 V to +3.9 V                    |
| Enable Input Voltage (EN, EN)                                                       | -0.3 V to (V <sub>DD</sub> + 0.3 V) |
| LVCMOS Output Voltage (R <sub>OUT</sub> )                                           | -0.3 V to (V <sub>DD</sub> + 0.3 V) |
| LVDS Output Voltage (D <sub>OUT+</sub> , D <sub>OUT-</sub> )                        | -0.3 V to +3.9 V                    |
| LVCMOS Output Short Circuit Current (R <sub>OUT</sub> )                             | 100 mA                              |
| LVDS Output Short Circuit Current (D <sub>OUT+</sub> , D <sub>OUT-</sub> )          | 24 mA                               |
| LVDS Output Short Circuit Current Duration (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | Continuous                          |
| Storage Temperature Range                                                           | −65°C to +150°C                     |
| Lead Temperature Range                                                              |                                     |
| Soldering (4 sec.)                                                                  | +260°C                              |
| Maximum Junction Temperature                                                        | +150°C                              |
| Maximum Package Power Dissipation @ +25°C                                           |                                     |
| PW0016A Package                                                                     | 866 mW                              |
| Derate PW0016A Package                                                              | 6.9 mW/°C above +25°C               |
| ESD Rating                                                                          |                                     |
| (HBM, 1.5 kΩ, 100 pF)                                                               | ≥ 7 kV                              |
| (MM, 0 Ω, 200 pF)                                                                   | ≥ 250 V                             |

"Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be specified. They are not meant to imply (1) that the devices should be operated at these limits. ELECTRICAL CHARACTERISTICS specifies conditions of device operation.

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and (2) specifications.

#### **RECOMMENDED OPERATING CONDITIONS**

|                                                  | Min  | Тур  | Max  | Units |
|--------------------------------------------------|------|------|------|-------|
| Supply Voltage (V <sub>DD</sub> )                | +3.0 | +3.3 | +3.6 | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40  | +25  | +85  | °C    |

### **ELECTRICAL CHARACTERISTICS**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1)(2)(3)

| Symbol          | Parameter                       | Conditions               | Pin             | Min  | Тур  | Max             | Units |
|-----------------|---------------------------------|--------------------------|-----------------|------|------|-----------------|-------|
| LVCMOS I        | nput DC Specifications (Driver  | Inputs, ENABLE Pins)     |                 |      |      |                 |       |
| VIH             | Input High Voltage              |                          |                 | 2.0  |      | V <sub>DD</sub> | V     |
| VIL             | Input Low Voltage               |                          | D <sub>IN</sub> | GND  |      | 0.8             | V     |
| I <sub>IH</sub> | Input High Current              | $V_{IN} = V_{DD}$        | EN              | -10  | 1    | +10             | μA    |
| IIL             | Input Low Current               | V <sub>IN</sub> = GND    | EN              | -10  | -0.1 | +10             | μA    |
| V <sub>CL</sub> | Input Clamp Voltage             | I <sub>CL</sub> = −18 mA |                 | -1.5 | -0.6 |                 | V     |
|                 | out DC Specifications (Driver C | Dutputs)                 |                 |      |      |                 |       |

(1) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except: V<sub>TH</sub>, V<sub>TL</sub>, V<sub>OD</sub> and  $\Delta$ V<sub>OD</sub>. All typical values are given for: V<sub>DD</sub> = +3.3 V, T<sub>A</sub> = +25°C.

- (2)
- The DS90LV049's drivers are current mode devices and only function within datasheet specifications when a resistive load is applied to (3) their outputs. The typical range of the resistor values is 90  $\Omega$  to 110  $\Omega$ .

SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

www.ti.com

**ISTRUMENTS** 

ÈXAS

## **ELECTRICAL CHARACTERISTICS (continued)**

Over supply voltage and operating temperature ranges, unless otherwise specified. (1)(2)(3)

| Symbol           | Parameter                                                                 | Conditions                                                                                                                 | Pin                                    | Min   | Тур  | Max   | Units |
|------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|------|-------|-------|
| V <sub>OD</sub>  | Differential Output Voltage                                               |                                                                                                                            |                                        | 250   | 350  | 450   | mV    |
| $\Delta V_{OD}$  | Change in Magnitude of V <sub>OD</sub> for<br>Complementary Output States | R <sub>1</sub> = 100 Ω                                                                                                     |                                        |       | 1    | 35    | mV    |
| V <sub>OS</sub>  | Offset Voltage                                                            | (Figure 1)                                                                                                                 |                                        | 1.125 | 1.23 | 1.375 | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for<br>Complementary Output States |                                                                                                                            |                                        |       | 1    | 25    | mV    |
| I <sub>OS</sub>  | Output Short Circuit Current <sup>(4)</sup>                               | $ \begin{array}{l} ENABLED, \\ D_{IN} = V_{DD},  D_{OUT+} = 0 \; V \; or \\ D_{IN} = GND,  D_{OUT-} = 0 \; V \end{array} $ | D <sub>OUT-</sub><br>D <sub>OUT+</sub> |       | -5.8 | -9.0  | mA    |
| I <sub>OSD</sub> | Differential Output Short Circuit Current <sup>(4)</sup>                  | ENABLED, V <sub>OD</sub> = 0 V                                                                                             |                                        |       | -5.8 | -9.0  | mA    |
| I <sub>OFF</sub> | Power-off Leakage                                                         | V <sub>OUT</sub> = 0 V or 3.6 V<br>V <sub>DD</sub> = 0 V or Open                                                           |                                        | -20   | ±1   | +20   | μA    |
| I <sub>OZ</sub>  | Output TRI-STATE Current                                                  | $EN = 0 V and \overline{EN} = V_{DD}$<br>$V_{OUT} = 0 V or V_{DD}$                                                         |                                        | -10   | ±1   | +10   | μΑ    |
| LVDS Inpu        | It DC Specifications (Receiver Inputs                                     | s)                                                                                                                         |                                        |       |      |       |       |
| V <sub>TH</sub>  | Differential Input High Threshold                                         | V <sub>CM</sub> = 1.2 V, 0.05 V, 2.35 V                                                                                    |                                        |       | -15  | 35    | mV    |
| V <sub>TL</sub>  | Differential Input Low Threshold                                          | V <sub>CM</sub> = 1.2 V, 0.05 V, 2.35 V                                                                                    |                                        | -100  | -15  |       | mV    |
| V <sub>CMR</sub> | Common-Mode Voltage Range                                                 | $V_{ID}$ = 100 mV, $V_{DD}$ =3.3 V                                                                                         | R <sub>IN+</sub>                       | 0.05  |      | 3     | V     |
|                  | Input Current                                                             | V <sub>DD</sub> =3.6 V<br>V <sub>IN</sub> =0 V or 2.8 V                                                                    | R <sub>IN-</sub>                       | -12   | ±4   | +12   | μA    |
| I <sub>IN</sub>  |                                                                           | V <sub>DD</sub> =0 V<br>V <sub>IN</sub> =0 V or 2.8 V or 3.6 V                                                             |                                        | -10   | ±1   | +10   | μA    |
| LVCMOS           | Dutput DC Specifications (Receiver                                        | Outputs)                                                                                                                   |                                        |       |      |       |       |
| V <sub>OH</sub>  | Output High Voltage                                                       | I <sub>OH</sub> = -0.4 mA, V <sub>ID</sub> = 200 mV                                                                        |                                        | 2.7   | 3.3  |       | V     |
| V <sub>OL</sub>  | Output Low Voltage                                                        | I <sub>OL</sub> = 2 mA, V <sub>ID</sub> = 200 mV                                                                           | R <sub>OUT</sub>                       |       | 0.05 | 0.25  | V     |
| I <sub>OZ</sub>  | Output TRI-STATE Current                                                  | Disabled, $V_{OUT} = 0$ V or $V_{DD}$                                                                                      |                                        | -10   | ±1   | +10   | μA    |
| General D        | C Specifications                                                          |                                                                                                                            |                                        |       |      |       |       |
| I <sub>DD</sub>  | Power Supply Current <sup>(5)</sup>                                       | EN = 3.3 V                                                                                                                 | V                                      |       | 21   | 35    | mA    |
| I <sub>DDZ</sub> | TRI-State Supply Current                                                  | EN = 0 V                                                                                                                   | V <sub>DD</sub>                        |       | 15   | 25    | mA    |

(4)

Output short circuit current ( $I_{OS}$ ) is specified as magnitude only, minus sign indicates direction only. Both driver and receiver inputs are static. All LVDS outputs have 100  $\Omega$  load. All LVCMOS outputs are floating. None of the outputs have any lumped capacitive load. (5)



SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

## SWITCHING CHARACTERISTICS

 $V_{DD} = +3.3V + 10\%$ ,  $T_{A} = -40^{\circ}$ C to  $+85^{\circ}$ C<sup>(1)</sup> <sup>(2)</sup>

| Symbo             | I Parameter                                                                        | Conditions                                    | Min | Тур  | Max | Units |
|-------------------|------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|-----|-------|
| LVDS Ou           | utputs (Driver Outputs)                                                            |                                               |     |      |     |       |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                                         |                                               |     | 0.7  | 2   | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                                         |                                               |     | 0.7  | 2   | ns    |
| t <sub>SKD1</sub> | Differential Pulse Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>   <sup>(3)(4)</sup> |                                               | 0   | 0.05 | 0.4 | ns    |
| t <sub>SKD2</sub> | Differential Channel-to-Channel Skew <sup>(3)(5)</sup>                             | $R_L = 100 \Omega$<br>(Figure 2 and Figure 3) | 0   | 0.05 | 0.5 | ns    |
| t <sub>SKD3</sub> | Differential Part-to-Part Skew <sup>(3)(6)</sup>                                   | (Figure 2 and Figure 6)                       | 0   |      | 1.0 | ns    |
| t <sub>TLH</sub>  | Rise Time <sup>(3)</sup>                                                           |                                               | 0.2 | 0.4  | 1   | ns    |
| t <sub>THL</sub>  | Fall Time <sup>(3)</sup>                                                           |                                               | 0.2 | 0.4  | 1   | ns    |
| t <sub>PHZ</sub>  | Disable Time High to Z                                                             |                                               |     | 1.5  | 3   | ns    |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                                              | R <sub>L</sub> = 100 Ω                        |     | 1.5  | 3   | ns    |
| t <sub>PZH</sub>  | Enable Time Z to High                                                              | (Figure 4 and Figure 5)                       | 1   | 3    | 6   | ns    |
| t <sub>PZL</sub>  | Enable Time Z to Low                                                               |                                               | 1   | 3    | 6   | ns    |
| f <sub>MAX</sub>  | Maximum Operating Frequency <sup>(7)</sup>                                         |                                               | 200 | 250  |     | MHz   |
| LVCMOS            | S Outputs (Receiver Outputs)                                                       |                                               |     |      |     |       |
| t <sub>PHL</sub>  | Propagation Delay High to Low                                                      |                                               | 0.5 | 2    | 3.5 | ns    |
| t <sub>PLH</sub>  | Propagation Delay Low to High                                                      |                                               | 0.5 | 2    | 3.5 | ns    |
| t <sub>SK1</sub>  | Pulse Skew  t <sub>PHL</sub> - t <sub>PLH</sub>   <sup>(8)</sup>                   |                                               | 0   | 0.05 | 0.4 | ns    |
| t <sub>SK2</sub>  | Channel-to-Channel Skew <sup>(9)</sup>                                             | (Figure 6 and Figure 7)                       | 0   | 0.05 | 0.5 | ns    |
| t <sub>SK3</sub>  | Part-to-Part Skew <sup>(10)</sup>                                                  |                                               | 0   |      | 1.0 | ns    |
| t <sub>TLH</sub>  | Rise Time <sup>(3)</sup>                                                           |                                               | 0.3 | 0.9  | 1.4 | ns    |
| t <sub>THL</sub>  | Fall Time <sup>(3)</sup>                                                           |                                               | 0.3 | 0.75 | 1.4 | ns    |
| t <sub>PHZ</sub>  | Disable Time High to Z                                                             |                                               | 3   | 5.6  | 8   | ns    |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                                              | (Figure 9 and Figure 0)                       | 3   | 5.4  | 8   | ns    |
| t <sub>PZH</sub>  | Enable Time Z to High                                                              | (Figure 8 and Figure 9)                       | 2.5 | 4.6  | 7   | ns    |
| t <sub>PZL</sub>  | Enable Time Z to Low                                                               |                                               | 2.5 | 4.6  | 7   | ns    |
| f <sub>MAX</sub>  | Maximum Operating Frequency <sup>(11)</sup>                                        |                                               | 200 | 250  |     | MHz   |

(1) All typical values are given for:  $V_{DD} = +3.3 \text{ V}$ ,  $T_A = +25^{\circ}\text{C}$ .

(2) Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50 \Omega$ ,  $t_f \le 1 \text{ ns}$ , and  $t_f \le 1 \text{ ns}$ .

(3) These parameters are specified by design. The limits are based on statistical analysis of the device performance over PVT (process, voltage, temperature) ranges.

(4) t<sub>SKD1</sub> or differential pulse skew is defined as |t<sub>PHLD</sub> - t<sub>PLHD</sub>]. It is the magnitude difference in the differential propagation delays between the positive going edge and the negative going edge of the same driver channel.

- (5) t<sub>SKD2</sub> or differential channel-to-channel skew is defined as the magnitude difference in the differential propagation delays between two driver channels on the same device.
- (6) t<sub>SKD3</sub> or differential part-to-part skew is defined as |t<sub>PLHD Max</sub> t<sub>PLHD Min</sub>| or |t<sub>PHLD Max</sub> t<sub>PLHD Min</sub>|. It is the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>DD</sub> and within 5°C of each other within the operating temperature range.
- (7)  $f_{MAX}$  generator input conditions:  $t_r = t_f < 1$  ns (0% to 100%), 50% duty cycle, 0 V to 3 V. Output Criteria: duty cycle = 45%/55%,  $V_{OD} > 250$  mV, all channels switching.

(8) t<sub>SK1</sub> or pulse skew is defined as |t<sub>PHL</sub> - t<sub>PLH</sub>|. It is the magnitude difference in the propagation delays between the positive going edge and the negative going edge of the same receiver channel.

(9) t<sub>SK2</sub> or channel-to-channel skew is defined as the magnitude difference in the propagation delays between two receiver channels on the same device.

- (10) t<sub>SK3</sub> or part-to-part skew is defined as |t<sub>PLH Max</sub> t<sub>PLH Min</sub>| or |t<sub>PHL Max</sub> t<sub>PHL Min</sub>|. It is the difference between the minimum and maximum specified propagation delays. This specification applies to devices at the same V<sub>DD</sub> and within 5°C of each other within the operating temperature range.
- (11)  $f_{MAX}$  generator input conditions:  $t_r = t_f < 1$  ns (0% to 100%), 50% duty cycle,  $V_{ID} = 200$  mV,  $V_{CM} = 1.2$  V. Output Criteria: duty cycle = 45%/55%,  $V_{OH} > 2.7$  V,  $V_{OL} < 0.25$  V, all channels switching.



SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver  $V_{\text{OD}}$  and  $V_{\text{OS}}$  Test Circuit



Figure 2. Driver Propagation Delay and Transition Time Test Circuit



Figure 3. Driver Propagation Delay and Transition Time Waveforms



PARAMETER MEASUREMENT INFORMATION (continued)







Figure 5. Driver TRI-STATE Delay Waveform



Figure 6. Receiver Propagation Delay and Transition Time Test Circuit

TEXAS INSTRUMENTS

SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 7. Receiver Propagation Delay and Transition Time Waveforms



Figure 8. Receiver TRI-STATE Delay Test Circuit



SNLS159D - NOVEMBER 2002 - REVISED APRIL 2013



#### Figure 9. Receiver TRI-STATE Delay Waveforms

TYPICAL APPLICATION



Figure 10. Point-to-Point Application

SNLS159D-NOVEMBER 2002-REVISED APRIL 2013



www.ti.com

#### APPLICATION INFORMATION

General application guidelines and hints for LVDS drivers and receivers may be found in the following application notes: LVDS Owner's Manual (lit #550062-002), AN-808 (SNLA028), AN-977 (SNLA166), AN-971 (SNLA165), AN-916 (SNLA219), AN-805 (SNOA233), AN-903 (SNLA034).

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in Figure 10. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic differential impedance of the media is in the range of 100  $\Omega$ . A termination resistor of 100  $\Omega$  (selected to match the media), and is located as close to the receiver input pins as possible. The termination resistor converts the driver output current (current mode) into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The TRI-STATE function allows the device outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required.

The DS90LV049 has a flow-through pinout that allows for easy PCB layout. The LVDS signals on one side of the device easily allows for matching electrical lengths of the differential pair trace lines between the driver and the receiver as well as allowing the trace lines to be close together to couple noise as common-mode. Noise isolation is achieved with the LVDS signals on one side of the device and the TTL signals on the other side.

#### POWER DECOUPLING RECOMMENDATIONS

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended) 0.1  $\mu$ F and 0.001  $\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A 10  $\mu$ F (35 V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

#### PC BOARD CONSIDERATIONS

Use at least 4 PCB layers (top to bottom); LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

#### DIFFERENTIAL TRACES

Use controlled impedance traces which match the differential impedance of your transmission medium (i.e. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10 mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1 mm apart radiate far less noise than traces 3 mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note the velocity of propagation, v = c/Er where c (the speed of light) = 0.2997 mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number or vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.



#### TERMINATION

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between 90  $\Omega$  and 130  $\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice.

Surface mount 1% to 2% resistors are best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10 mm (12 mm MAX).

#### PROBING LVDS TRANSMISSION LINES

Always use high impedance (> 100 k $\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

### CABLES AND CONNECTORS, GENERAL COMMENTS

When choosing cable and connectors for LVDS it is important to remember:

Use controlled impedance media. The cables and connectors you use should have a matched differential impedance of about 100  $\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax.) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation a common-mode (not differential mode) noise which is rejected by the receiver.

#### FAIL-SAFE FEATURE

An LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20 mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating receiver inputs.

The DS90LV049 has two receivers, and if an application requires a single receiver, the unused receiver inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down current sources to set the output to a HIGH state. This internal circuitry will ensure a HIGH, stable output state for open inputs.

External lower value pull up and pull down resistors (for a stronger bias) may be used to boost fail-safe in the presence of higher noise levels. The pull up and pull down resistors should be in the 5 k $\Omega$  to 15 k $\Omega$  range to minimize loading and waveform distortion to the driver. The common-mode bias point should be set to approximately 1.2 V (less than 1.75 V) to be compatible with the internal circuitry.

For more information on failsafe biasing of LVDS interfaces please refer to AN-1194 (SNLA051).

| Pin No. | Name              | Description                                                                                |
|---------|-------------------|--------------------------------------------------------------------------------------------|
| 10, 11  | D <sub>IN</sub>   | Driver input pins, LVCMOS levels. There is a pull-down current source present.             |
| 6, 7    | D <sub>OUT+</sub> | Non-inverting driver output pins, LVDS levels.                                             |
| 5, 8    | D <sub>OUT-</sub> | Inverting driver output pins, LVDS levels.                                                 |
| 2, 3    | R <sub>IN+</sub>  | Non-inverting receiver input pins, LVDS levels. There is a pull-up current source present. |
| 1, 4    | R <sub>IN-</sub>  | Inverting receiver input pins, LVDS levels. There is a pull-down current source present.   |
| 14, 15  | R <sub>OUT</sub>  | Receiver output pins, LVCMOS levels.                                                       |
| 9, 16   | EN, EN            | Enable and Disable pins. There are pull-down current sources present at both pins.         |
| 12      | V <sub>DD</sub>   | Power supply pin.                                                                          |
| 13      | GND               | Ground pin.                                                                                |

#### **PIN DESCRIPTIONS**

## DS90LV049

TEXAS INSTRUMENTS

www.ti.com

SNLS159D-NOVEMBER 2002-REVISED APRIL 2013





SNLS159D-NOVEMBER 2002-REVISED APRIL 2013

### **REVISION HISTORY**

| Cł | hanges from Revision C (April 2013) to Revision D  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 11   |



### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                    |        |              |         |      |         |                     | (6)           |                    |              |                |         |
| DS90LV049TMT       | NRND   | TSSOP        | PW      | 16   | 92      | Non-RoHS<br>& Green | Call TI       | Level-1-260C-UNLIM | -40 to 85    | 90LV049<br>TMT |         |
| DS90LV049TMT/NOPB  | ACTIVE | TSSOP        | PW      | 16   | 92      | RoHS & Green        | SN            | Level-1-260C-UNLIM | -40 to 85    | 90LV049<br>TMT | Samples |
| DS90LV049TMTX/NOPB | ACTIVE | TSSOP        | PW      | 16   | 2500    | RoHS & Green        | SN            | Level-1-260C-UNLIM | -40 to 85    | 90LV049<br>TMT | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device             |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90LV049TMTX/NOPB | TSSOP | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90LV049TMTX/NOPB | TSSOP        | PW              | 16   | 2500 | 367.0       | 367.0      | 35.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DS90LV049TMT      | PW           | TSSOP        | 16   | 92  | 495    | 8      | 2514.6 | 4.06   |
| DS90LV049TMT      | PW           | TSSOP        | 16   | 92  | 495    | 8      | 2514.6 | 4.06   |
| DS90LV049TMT/NOPB | PW           | TSSOP        | 16   | 92  | 495    | 8      | 2514.6 | 4.06   |

# **PW0016A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0016A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated