

## **Product Change Notification - SYST-27ZFOZ607**

Date:

30 Nov 2018

**Product Category:** 

**Ethernet Switches** 

**Affected CPNs:** 



## **Notification subject:**

Data Sheet - KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII and RGMII/MII/RMII Interface Data Sheet Document Revision

## **Notification text:**

SYST-27ZFOZ607

Microchip has released a new DeviceDoc for the KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII and RGMII/MII/RMII Interface of devices. If you are using one of these devices please read the document located at <a href="KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII">KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII and RGMII/MII/RMII Interface</a>.

**Notification Status: Final** 

**Description of Change**: Below are the changes

| Section/Figure/Entry                                                      | Correction                                        |
|---------------------------------------------------------------------------|---------------------------------------------------|
| Section 8.1, "Package Mark- ing                                           | Updated top marking information.                  |
| Information," on                                                          | opacion top manning information                   |
|                                                                           |                                                   |
| page 195                                                                  |                                                   |
| Section 8.2, "Package Draw- ings," on page 196                            | Updated package drawings.                         |
| Table 4-16, "Matching Rule Options"                                       | Table updated.                                    |
| Section 4.4.9, "Tail Tagging Mode," on page 38                            | Section updated.                                  |
| Section 4.1.9, "LinkMD® Cable<br>Diagnostics," on page 22                 | LinkMD details added.                             |
| Section 4.4.2.4, "Learning,"                                              | Text correction.                                  |
|                                                                           |                                                   |
| on page 29                                                                |                                                   |
| Section 4.4.2.6, "Aging," on page 29                                      | Corrected "time stamp" to "age                    |
|                                                                           | count" in multiple locations.                     |
| Section 5.2.2.5, "PHY Auto- Negotiation                                   | Changed default value of Pause (Flow Control)     |
| Advertisement Register," on page 115                                      | Capability bit to a note referencing the LED1_1   |
| Cookiem F 2 2 10 URLIV 1000DACE T                                         | configuration strap.                              |
| Section 5.2.2.10, "PHY 1000BASE-T                                         | Corrected bit 10 default value. Added information |
| Control Regis- ter," on page 119                                          | on Test Mode Bits 15:13.                          |
| Section 5.2.8.4, "Port Authentication<br>Control Reg- ister," on page 145 | Corrected bits 1:0 description.                   |
| Section 5.2.2.16, "PHY LinkMD                                             | Updated register bit descriptions.                |
| Register," on page 122                                                    | opuated register bit descriptions.                |
| Section 5.1.1.4, "Global Chip ID 3                                        | Corrected bit 0 description.                      |
| Register," on page 67                                                     |                                                   |
| Section 5.4, "MDIO Manage- able                                           | Corrected the MMD register read example.          |
| Device (MMD) Regis- ters (Indirect),"                                     |                                                   |
| on page 168                                                               |                                                   |
| Table 6-2, "RGMII Timing Values,"                                         | Revised minimum RGMII TSKEW parameter.            |
| on page 181                                                               | . (1502.0 11504.0                                 |
| Table 3-3, "Configuration                                                 | Corrected swapping of LED2_0 and LED4_0, added    |



| Strap Descriptions," on page<br>16                                                                                                                                             | notes in strapping. Corrected RXD6_0 and RXD7_0 in strapping table.    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Table 1-3, "Register Nomen-<br>clature," on page 7                                                                                                                             | Added additional W0C "Write zero to clear" bit type.                   |
| Section 5.5.1, "SGMII Con- trol<br>Register," on page 170                                                                                                                      | Corrected defaults and bit types. Added details and updated bit names. |
| Section 5.5.2, "SGMII Status<br>Register," on page 171                                                                                                                         | Corrected defaults and bit types. Updated Link Status description.     |
| Section 5.5.5, "SGMII Auto- Negotiation<br>Advertisement Register," on page 172                                                                                                | Added additional description.                                          |
| Section 5.5.6, "SGMII Auto- Negotiation<br>Link Partner Base Ability Register," on page<br>173, Section 5.5.7, "SGMII Auto-<br>Negotiation Expansion Register," on page<br>174 | Added new register definitions.                                        |
| Section 5.5.8, "SGMII Digital Control Register," on page 174, Section 5.5.9, "SGMII Auto-Negotiation Control Register," on page                                                | Added additional description.                                          |
| 175, Section 5.5.10, "SGMII Auto-<br>Negotiation Status Register," on<br>page 176                                                                                              |                                                                        |
| Section 5.1.3.1, "Power Down Control 0 Register," on page 75                                                                                                                   | Added SGMII-specific information to bits 4:3 description.              |
| Section 5.2.1.5, "Port Inter- rupt Status<br>Register," on page 109, Section 5.2.1.6,<br>"Port Interrupt Mask Regis- ter," on page<br>109                                      | Updated bit 3.                                                         |
| Section 2.1, "General Description," on page 8, Section 4.11.4, "Serial Giga- bit Media Independent Inter- face (SGMII) (Port 7)," on page 62                                   | Updated SGMII description.                                             |

Impacts to Data Sheet: None

Reason for Change: To Improve Manufacturability

**Change Implementation Status:** Complete

**Date Document Changes Effective:** 30 Nov 2018

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices:  $\ensuremath{N/A}$ 

Attachment(s):

KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII and RGMII/MII/RMII Interface



Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

## **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.

SYST-27ZFOZ607 - Data Sheet - KSZ9897S 7-Port Gigabit Ethernet Switch with SGMII and RGMII/MII/RMII Interface Data Sheet Document Revision

Affected Catalog Part Numbers (CPN)

KSZ9897STXC KSZ9897STXC-TR KSZ9897STXI KSZ9897STXI-TR

Date: Thursday, November 29, 2018