

Order

Now





DLPS015E - APRIL 2010-REVISED DECEMBER 2018

# DLPA200 DMD Micromirror Driver

Technical

Documents

#### 1 Features

- Generates the Micromirror Clocking Pulses Required by the DLP<sup>®</sup> Digital Micromirror Device (DMD)
- Generates Specialized Voltage Levels Required for Micromirror Clocking Pulse Generation
- Designed for Use in Multiple DLP Chipsets

#### 2 Applications

- Display:
  - Projectors
  - Personal Electronics
  - Intelligent and Adaptive Lighting
  - Augmented Reality and Information Overlay
- Industrial:
  - Direct Imaging Lithography
  - Additive Manufacturing and 3D Printers
  - 3D Scanners for Machine Vision and Inspection
  - Laser Marking and Repair Systems
  - Computer-to-Plate and Industrial Printers
- Medical:
  - Vascular or Hyperspectral Imaging
  - 3D Scanners for Ear, Teeth and Limb Measurement
  - Microscopes
  - Ophthalmology

#### 3 Description

Tools &

Software

The DLPA200 is a DMD micromirror driver that generates the Micromirror Clocking Pulses for certain DMDs in the DLP portfolio. A complete DLP chipset provides developers easier access to the DMD as well as high speed micromirror control.

Support &

Community

20

| Device | Information <sup>(1)</sup> |
|--------|----------------------------|
|--------|----------------------------|

| PART NUMBER | PACKAGE    | BODY SIZE           |  |  |  |
|-------------|------------|---------------------|--|--|--|
| DLPA200     | HTQFP (80) | 14.00 mm × 14.00 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### Block Diagram

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

3

4

5

6

7

8

7.1

7.2

7.3

7.8

7.9

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision D (May 2015) to Revision E                               | Page |
|---|-------------------------------------------------------------------------------|------|
| • | Simplified Features section, market update for Applications section           | 1    |
| • | Added new DLP650LNIR DMD (multiple places)                                    | 4    |
|   | Deleted Chipset Configuration Table                                           |      |
| • | Corrected Pin 53 'G' to 'GND'                                                 | 4    |
| • | Reformatted Absolute Maximum Ratings table                                    |      |
| • | Renamed "border mirrors" to "Pond of Mirrors"                                 | 14   |
| • | Renamed "serial communication interface" to "Serial Communication Port (SCP)" | 14   |
| • | Clarified Pos and Neg as capacitor terminals (multiple)                       | 17   |
| • | Replaced "etch" with "PCB" (multiple)                                         | 20   |
| • | Deleted "or VBB"                                                              |      |
| • | Removed Discovery D4100 Chipset Datasheet link, Updated datasheet titles      | 21   |

Table of Contents

8.2

8.3

12.1

12.2

12.3

12.4

12.5

13

9

#### Changes from Revision C (September 2013) to Revision D

| <ul> <li>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementati<br/>section, Power Supply Recommendations section, Layout section, Device and Documentation Support section,<br/>Mechanical, Packaging, and Orderable Information section</li> </ul> |     | Pa      | ge  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|
|                                                                                                                                                                                                                                                                                                           | and | <u></u> | . 1 |

| • | Changed DAD2000 to DLPA200 in the Serial Communications Port (SCP) section | 16 |
|---|----------------------------------------------------------------------------|----|
| • | Changed text From: DLPA200PFC is functionally. equivalent To: DLPA200PFP   | 21 |

Description ..... 1

Revision History..... 2

Recommended Operating Conditions ...... 7

7.4 Thermal Information ...... 8

7.10 Switching Characteristics ...... 11

Detailed Description ..... 13

Reset Voltage Buck-Boost Converter ...... 10

V<sub>OFFSET</sub>/DMDVCC2 Regulator......10

#### www.ti.com

STRUMENTS

XAS

8.1 Overview ...... 13

Application and Implementation ..... 17

9.1 Application Information...... 17

10.1 Power Supply Rail Guidelines...... 19

11.1 Layout Guidelines ...... 20

11.2 Thermal Considerations ...... 20

Documentation Support ..... 21

Trademarks ...... 21

Electrostatic Discharge Caution ...... 22

12.6 Glossary ...... 22

Information ..... 22

Mechanical, Packaging, and Orderable

10 Power Supply Recommendations ...... 19

11 Layout...... 20

12 Device and Documentation Support ...... 21

Functional Block Diagram ..... 13

Feature Description......14

#### Page

#### Changes from Revision A (June 2010) to Revision B

| • | Added Applications                                                            | . 1 |
|---|-------------------------------------------------------------------------------|-----|
| • | Added Device Configurations table                                             | . 4 |
| • | Changed I/O type of the signals                                               | . 5 |
|   | Corrected VRESET_SWL, VBIAS_RAIL and VOFFSET_RAIL signal notations            |     |
| • | Added V <sub>BIAS</sub> voltage to <i>Electrical Characteristics</i>          | . 9 |
| • | Added V <sub>RESET</sub> voltage values to Reset Voltage Buck-Boost Converter | 10  |
| • | Added V <sub>OFFSET</sub> voltage to <i>Electrical Characteristics</i>        | 10  |
| • | Added subsection Serial Communications Port (SCP)                             | 16  |
| • | Deleted Driver Output Logic Block section                                     | 16  |
| • | Added Serial Communications Port Signal Definitions table                     | 16  |
| • | Changed Warning to Note                                                       | 19  |
| • | Changed Warning to Caution                                                    | 20  |

#### Changes from Original (April 2010) to Revision A

#### Page

Page

TEXAS INSTRUMENTS

www.ti.com

### 5 Device Configurations Table

| DMD                                      | DMD Micromirror Driver | DIGITAL CONTROLLER  |
|------------------------------------------|------------------------|---------------------|
| DLP9500 DLP 0.95 1080p 2xLVDS Type A DMD | 2 ea. DLPA200          |                     |
| DLP7000 DLP 0.7 XGA 2xLVDS Type A DMD    | 1 ea. DLPA200          | DLPC410 (+ DLPR410) |
| DLP650LNIR DLP 0.65 WXGA NIR S450 DMD    | 1 ea. DLPA200          |                     |
| DLP5500 DLP 0.55 XGA Series 450 DMD      | 1 ea. DLPA200          | DLPC200             |

PFP Package 80-Pin HTQFP Top View

#### **Table 1. Device Configurations**

## 6 Pin Configuration and Functions





#### **Pin Functions** PIN I/O (INPUT DESCRIPTION NAME NO. DEFAULT) OUT00 22 Output OUT01 Output 24 OUT02 27 Output OUT03 29 Output OUT04 32 Output OUT05 34 Output OUT06 37 Output OUT07 39 Output 16 micromirror clocking waveform outputs (enabled by $\overline{OE} = 0$ ). OUT08 62 Output OUT09 64 Output OUT10 67 Output OUT11 69 Output OUT12 72 Output OUT13 74 Output OUT14 77 Output OUT15 79 Output A0 19 Input (pull down) A1 18 Input (pull down) Output Address. Used to select which OUTxx pin is active at a given time. A2 17 Input (pull down) A3 16 Input (pull down) MODE0 3 Input (pull down) Mode Select. Used to determine the operating mode of the DLPA200. MODE1 2 Input (pull down) SEL0 5 Input (pull down) Output Voltage Select. Used to switch the voltage applied to the addressed OUTxx SEL1 4 Input (pull down) pin. STROBE 15 Input (pull down) A rising edge on STROBE latches in the control signals after a tri-state delay. Asynchronous input controls whether the 16 OUTxx pins are active or are in a in OE Input (pull up) high-impedance state. 6 $\overline{OE} = 0$ : Enabled. $\overline{OE} = 1$ : High Z. RESET Resets the DLPA200 internal logic. Active low. Asynchronous. 59 Input (pull up) SCPEN 58 Input (pull up) Enables serial bus data transfers. Active low. SCPDI 57 Input (pull down) Serial bus data input. Clocked in on the falling edge of SCPCK. SCPCK Input (pull down) Serial bus clock. Provided by chipset Controller. 56 Serial bus data output (open drain). Clocked out on the rising edge of SCPCK. SCPDO 42 Output A 1k $\Omega$ pull up resistor to the Chip-Set Controller V<sub>DD</sub> supply is recommended. Interrupt request output to the chipset Controller. Active low. IRQ 43 Output A 1 k $\Omega$ pull up resistor to the Chip-Set Controller V<sub>DD</sub> supply is recommended. DEV\_ID1 45 Input (pull up) Serial bus device address: DEV ID0 44 Input (pull up) 00 = all; 01 = device 1; 10 = device 2; 11 = device 3. VBIAS One of three specialized voltages which are generated by the DLPA200. 9 Output VBIAS\_LHI 10 Input Current limiter output for VBIAS supply. (also the VBIAS switching inductor input) VBIAS\_SWL 8 Connection point for VBIAS supply switching inductor. Input 21, 30, 31, VBIAS\_RAIL The internally-used VBIAS supply rail. Internally isolated from VBIAS. 40, 61, 70, Input 71,80 One of three specialized voltages which are generated by the DLPA200. The VRESET 13 Output package thermal pad is tied to this voltage level. VRESET\_SWL 12 Input Connection point for VRESET supply switching inductor...

DLPA200 DLPS015E – APRIL 2010– REVISED DECEMBER 2018

www.ti.com

STRUMENTS

**EXAS** 

### Pin Functions (continued)

| PIN I/O                    |                                        |                    |                                                                                         |  |
|----------------------------|----------------------------------------|--------------------|-----------------------------------------------------------------------------------------|--|
| NAME                       | NO.                                    | (INPUT<br>DEFAULT) | DESCRIPTION                                                                             |  |
| VRESET_RAIL <sup>(1)</sup> | 25, 26, 35,36,<br>65, 66, 75,<br>76    | Input              | The internally-used VRESET supply rail. Internally isolated from VRESET. <sup>(1)</sup> |  |
| VOFFSET                    | 49                                     | Output             | One of three specialized voltages which are generated by the DLPA200.                   |  |
| VOFFSET_RAIL               | 23, 28, 33,<br>38, 63, 68,<br>73, 78   | Input              | The internally-used VOFFSET supply rail. Internally isolated from VOFFSET.              |  |
| GND                        | 1, 7, 14, 20,<br>41, 46, 53,<br>55, 60 | GND                | Common ground                                                                           |  |
| V5REG                      | 47                                     | Output             | The 5-volt logic supply output.                                                         |  |
| P12V                       | 11, 48, 50                             | Input              | The main power input to the DLPA200.                                                    |  |
| NC                         | 51, 52, 54                             | No Connect         | No connect                                                                              |  |

(1) Exposed thermal pad is internally connected to VRESET\_RAIL.



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                                     |                                | MIN | MAX  | UNIT |
|---------------------|-----------------------------------------------------|--------------------------------|-----|------|------|
| ELECTRICAL          |                                                     |                                |     |      |      |
| P12V                | Load supply voltage                                 |                                |     | 14   | V    |
| VRESET_SWL          | Reset supply switching inductor connection<br>point | (VRESET_SWL-<br>VRESET_RAIL )  |     | -1   | V    |
| VBIAS_RAIL          | Internally-used $V_{\text{BIAS}}$ supply rail       | (VBIAS_RAIL-<br>VRESET_RAIL)   |     | 60   | V    |
| VOFFSET_RAIL        | Internally-used V <sub>OFFSET</sub> supply rail     | (VOFFSET_RAIL-<br>VRESET_RAIL) |     | 40.5 | V    |
| V <sub>IN</sub>     | Logic inputs                                        |                                |     | 7    | V    |
| V <sub>OUT</sub>    | Open drain logic outputs                            |                                |     | 7    | V    |
| ENVIRONMENTA        | L                                                   |                                |     |      |      |
| T <sub>J(max)</sub> | Maximum junction temperature                        |                                |     | 125  | °C   |
| T <sub>A</sub>      | Operating temperature                               |                                | 0   | 75   | °C   |
| T <sub>stg</sub>    | Storage temperature                                 |                                | -55 | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|        |               |                                           | VALUE | UNIT |  |
|--------|---------------|-------------------------------------------|-------|------|--|
| v (1)  | Electrostatic | Human body model (HBM) <sup>(2)</sup>     | ±2000 | V    |  |
| V(ESD) | discharge     | Charged device model (CDM) <sup>(3)</sup> | 800   | v    |  |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

(2) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

(3) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

at  $T_A = 25^{\circ}C$ , P12V = 10.8 V to 13.2 V (unless otherwise noted)<sup>(1)</sup>

|                    |                                                    | POWER                                                                                                                                                                       | MIN | NOM | MAX | UNIT |
|--------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>P12V1</sub> |                                                    | Global shadow at 50 kHz, OUT load = 39 $\Omega$ and 390 pF, V5REG = 30 mA, V <sub>BIAS</sub> = 26 V at 5 mA, V <sub>OFFSET</sub> = 10V at 30 mA, V <sub>RESET</sub> = –26 V |     | 200 |     | mA   |
| I <sub>P12V2</sub> |                                                    | Outputs disabled and no external loads, $V_{BIAS}$ = 19 V, $V_{OFFSET}$ = 4.5 V, $V_{RESET}$ = –19 V                                                                        |     |     | 22  | mA   |
| -                  | Thermal shutdown temperature                       | With device temperature rising                                                                                                                                              | 145 | 160 | 175 | °C   |
| IJTSDR             |                                                    | Hysteresis                                                                                                                                                                  | 5   | 10  | 15  | °C   |
|                    | Delta between thermal shutdown and thermal warning |                                                                                                                                                                             | 5   | 10  | 15  | °C   |
| T <sub>JTWR</sub>  |                                                    | With device temperature rising                                                                                                                                              | 125 | 140 | 155 | °C   |
|                    | Thermal warning temperature                        | Hysteresis                                                                                                                                                                  | 5   | 10  | 15  | °C   |

(1) The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by the *Recommended Operating Conditions*. No level of performance is implied when operating the device above or below the *Recommended Operating Conditions* limits.

(2) During power up the inrush power supply current can be as high as 1 A for a momentary period of time.

STRUMENTS

EXAS

#### 7.4 Thermal Information

|                  |                                                                                                                                                                                                                                                                                                                                                        | DLPA200     |      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                          | PFP (HTQFP) | UNIT |
|                  |                                                                                                                                                                                                                                                                                                                                                        | 80 PINS     |      |
| R <sub>c·j</sub> | Thermal resistance,<br>$V_{BIAS} = 26 \text{ V}, V_{RESET} = -26 \text{ V}, V_{OFFSET} = 10 \text{ V},$<br>Output load = 390 pF and 39R on each output,<br>Phase by one with global mode,<br>Channel repetition frequency = 50 kHz,<br>Additional external loads: $I_{BIAS} = 5 \text{ mA},$<br>$I_{OFFSET} = 30 \text{ mA}, I_{5REG} = 30 \text{ mA}$ | 3           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics Control Logic

 $T_A = 25^{\circ}C$ , P12V = 10.8 V to 13.2 V (unless otherwise noted)

|                 | PARAMETER                                 | TEST CONDITIONS                                                    | MIN  | TYP | MAX | UNIT |
|-----------------|-------------------------------------------|--------------------------------------------------------------------|------|-----|-----|------|
| V <sub>IL</sub> | Low-level logic input voltage             |                                                                    |      |     | 0.8 | V    |
| VIH             | High-level logic input voltage            |                                                                    | 1.97 |     |     | V    |
| IIH             | High-level logic input current            | $V_{IN}$ = 5 V, input with pulldown. See terminal functions table. |      | 40  | 50  | μA   |
| IIL             | Low-level logic input current             | $V_{IN} = 0 V$ , input with pullup. See terminal functions table.  | -50  | -40 |     | μA   |
| IIH             | High-level logic input leakage<br>current | $V_{IN} = 0 V$ , input with pulldown                               | -1   |     | 1   | μA   |
| IIL             | Low-level logic input leakage current     | $V_{IN} = 5 V$ , input with pullup                                 | -1   |     | 1   | μA   |
| V <sub>OL</sub> | Open drain logic outputs                  | I = 4 mA                                                           |      |     | 0.4 | V    |
| I <sub>OL</sub> | Logic output leakage current              | V = 3.3 V                                                          |      |     | 1   | μA   |

#### 7.6 5-V Linear Regulator

 $T_{\text{A}}$  = 25°C, P12V = 10.8 V to 13.2 V (unless otherwise noted)

| PARAMETER         |                                       | TEST CONDITIONS          |                                               | MIN  | TYP | MAX  | UNIT    |
|-------------------|---------------------------------------|--------------------------|-----------------------------------------------|------|-----|------|---------|
| V <sub>5REG</sub> | Output voltage                        | Average voltage          | e, $I_{OUT} = 4 \text{ mA to } 50 \text{ mA}$ | 4.75 | 5   | 5.25 | V       |
| IIL               | Output current: internal logic        |                          |                                               | 4    |     | 20   | mA      |
| I <sub>IE</sub>   | Output current: external<br>circuitry |                          |                                               | 0    |     | 30   | mA      |
| I <sub>CL5</sub>  | Current limit                         |                          |                                               |      |     |      | mA      |
|                   |                                       | L 50 m A                 | V5REG voltage increasing, P12V<br>= 5.4 V     |      | 4.1 |      |         |
| V <sub>UV5</sub>  | Undervoltage threshold                | I <sub>OUT</sub> = 50 mA | V5REG voltage falling, P12V = 5.2 V           |      | 3.9 |      | V       |
| V <sub>RIP</sub>  | Output ripple voltage <sup>(1)</sup>  |                          |                                               |      |     | 200  | mVpk-pk |
| V <sub>OS5</sub>  | Voltage overshoot at start up         |                          |                                               |      |     | 2    | %V5REG  |
| t <sub>ss</sub>   | Power up                              | Measured betwe           | een 10 to 90% of V5REG                        |      |     | 1    | ms      |

(1) Output ripple voltage relies on suitable external components being selected and good printed circuit board layout practice.

#### 7.7 Bias Voltage Boost Converter

 $T_{\text{A}}$  = 25°C, P12V = 10.8 V to 13.2 V (unless otherwise noted)

|                    | PARAMETER TEST CONDITIONS                |                                                                          | MIN  | TYP | MAX  | UNIT    |
|--------------------|------------------------------------------|--------------------------------------------------------------------------|------|-----|------|---------|
| I <sub>RL</sub>    | Output current: reset outputs            | Load = 400pF, 39 $\Omega$ ,<br>repetition frequency = 50 kHz             | 0    |     | 18   | mA      |
| I <sub>QL</sub>    | Output current: quiescent /<br>drivers   | Load = 400 pF, 39 $\Omega$ ,<br>repetition frequency = 50 kHz            |      |     | 3    | mA      |
| I <sub>DL</sub>    | Output current: DMD load                 |                                                                          | 0    |     | 5    | mA      |
| I <sub>CLFB</sub>  | Current limit flag                       | Corresponding current on output at P12V = 10.8 V                         | 30   |     |      | mA      |
| I <sub>CLB</sub>   | Current limit                            | Measured on input                                                        | 330  | 376 | 460  | mA      |
| V <sub>BIAS</sub>  | Output voltage                           |                                                                          | 25.5 | 26  | 26.5 | V       |
| V <sub>UVB</sub>   | V <sub>BIAS</sub> undervoltage threshold | Bias voltage falling                                                     | 50   |     | 92   | %VBIAS  |
| N/                 | VBIAS_LHI undervoltage                   | VBIAS_LHI voltage increasing                                             |      | 8   |      | V       |
| V <sub>UVLHI</sub> | threshold                                | VBIAS_LHI voltage falling                                                |      | 6.5 |      | V       |
| R <sub>DS</sub>    | Boost switch R <sub>DS(on)</sub>         | $T_J = 25^{\circ}C$                                                      |      | 2   |      | Ω       |
| V <sub>RIP</sub>   | Output ripple voltage <sup>(1)</sup>     |                                                                          |      |     | 200  | mVpk-pk |
| F <sub>SW</sub>    | Switching frequency                      |                                                                          | 1.35 | 1.5 | 1.65 | MHz     |
| V <sub>OSB</sub>   | Voltage overshoot at start up            |                                                                          |      |     | 2    | %VBIAS  |
| t <sub>ss</sub>    | Power up                                 | $C_{OUT}$ = 3.3 $\mu F,$ Measured between 10 to 90% of target $V_{BIAS}$ |      |     | 1    | ms      |
| t <sub>dis</sub>   | Discharge current sink                   |                                                                          | 400  |     |      | mA      |

(1) Output ripple voltage relies on suitable external components being selected and good printed circuit board layout practice.

#### 7.8 Reset Voltage Buck-Boost Converter

 $T_A = 25^{\circ}C$ , P12V = 10.8 V to 13.2 V (unless otherwise noted)

|                    | PARAMETER                             | TEST CONDITIONS                                                           | MIN   | TYP | MAX   | UNIT    |
|--------------------|---------------------------------------|---------------------------------------------------------------------------|-------|-----|-------|---------|
| I <sub>RL</sub>    | Output current: reset outputs         | Load = 400 pF, 39 $\Omega$ ,<br>repetition frequency = 50 kHz             | 0     |     | 18    | mA      |
| I <sub>QL</sub>    | Output current: quiescent / drivers   | Load = 400 pF, 39 $\Omega$ , repetition frequency = 50 kHz                |       |     | 3     | mA      |
| I <sub>CLFR</sub>  | Current limit flag                    | Corresponding current on output at P12V = 10.8 V                          | 25    |     |       | mA      |
| I <sub>CLR</sub>   | Current limit                         | Measured on input                                                         | 400   |     | 800   | mA      |
| V <sub>RESET</sub> | Output voltage                        |                                                                           | -25.5 | -26 | -26.5 | V       |
| V <sub>UVR</sub>   | Undervoltage threshold                | Reset voltage falling                                                     | 50    |     | 92    | %VRESET |
| R <sub>DS</sub>    | Buck-boost switch R <sub>DS(on)</sub> | $T_J = 25^{\circ}C$                                                       |       | 8   |       | Ω       |
| V <sub>RIP</sub>   | Output ripple voltage <sup>(1)</sup>  |                                                                           |       |     | 200   | mVpk-pk |
| F <sub>SW</sub>    | Switching frequency                   |                                                                           | 1.35  | 1.5 | 1.65  | MHz     |
| V <sub>OSR</sub>   | Voltage overshoot at start up         |                                                                           |       |     | 2     | %VRESET |
| t <sub>ss</sub>    | Power up                              | $C_{OUT}$ = 3.3 $\mu F,$ Measured between 10 to 90% of target $V_{RESET}$ |       |     | 1     | ms      |
| t <sub>dis</sub>   | Discharge current sink                |                                                                           | 400   |     |       | mA      |

(1) Output ripple voltage relies on suitable external components being selected and good printed circuit board layout practice.

#### 7.9 V<sub>OFFSET</sub>/DMDVCC2 Regulator

 $T_A = 25^{\circ}C$ , P12V = 10.8 V to 13.2 V (unless otherwise noted)

|                     | PARAMETER                            | TEST CONDITIONS                                                            | MIN  | TYP | MAX  | UNIT     |
|---------------------|--------------------------------------|----------------------------------------------------------------------------|------|-----|------|----------|
| I <sub>RL</sub>     | Output current: reset<br>outputs     | Load = 400 pF, 39 $\Omega$ , repetition frequency = 50 kHz                 | 0    |     | 12.2 | mA       |
| I <sub>QL</sub>     | Output current: quiescent / drivers  | Load = 400 pF, 39 $\Omega$ , repetition frequency = 50 kHz                 |      |     | 3    | mA       |
| I <sub>DL</sub>     | Output current: DMDVCC2              |                                                                            | 0    |     | 30   | mA       |
| I <sub>CLO</sub>    | Current limit                        |                                                                            | 100  |     |      | mA       |
| .,                  | Output Voltage                       | DLP9500, DLP5500, DLP650LNIR                                               | 8.25 | 8.5 | 8.75 | V        |
| V <sub>OFFSET</sub> |                                      | DLP7000                                                                    | 7.25 | 7.5 | 7.75 | v        |
| V <sub>UVO</sub>    | Undervoltage threshold               | V <sub>OFFSET</sub> voltage falling                                        | 50   |     | 92   | %VOFFSET |
| V <sub>RIP</sub>    | Output ripple voltage <sup>(1)</sup> |                                                                            |      |     | 100  | mVpk-pk  |
| V <sub>OSO</sub>    | Voltage overshoot at start-<br>up    |                                                                            |      |     | 2    | %VOFFSET |
| t <sub>ss</sub>     | Power up                             | $C_{OUT}$ = 4.7 $\mu F,$ Measured between 10 to 90% of target $V_{OFFSET}$ |      |     | 1    | ms       |
| t <sub>dis</sub>    | Discharge time constant              |                                                                            |      |     | 100  | μS       |

(1) Output ripple voltage relies on suitable external components being selected and good printed circuit board layout practice.



#### **DLPA200** DLPS015E - APRIL 2010 - REVISED DECEMBER 2018

#### 7.10 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                           | TEST CONDITIONS                                                                                              | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| SERIA             | L COMMUNICATION PORT INTERFA                                        | CE                                                                                                           |     |     |     |      |
| A <sup>(1)</sup>  | Setup SCPEN low to SCPCK                                            | Reference to rising edge of SCPCK                                                                            | 360 |     |     | ns   |
| B <sup>(1)</sup>  | Byte to byte delay                                                  | Nominally 1 SCPCK cycle, rising edge to rising edge                                                          | 1.9 |     |     | μs   |
| C <sup>(1)</sup>  | Setup SCPDI to SCPEN high                                           | Last byte to slave disable                                                                                   | 360 |     |     | ns   |
| D <sup>(1)</sup>  | SCPCK frequency <sup>(2)</sup>                                      |                                                                                                              | 0   |     | 526 | kHz  |
|                   | SCPCK period                                                        |                                                                                                              | 1.9 | 2   |     | μs   |
| E <sup>(1)</sup>  | SCPCK high or low time                                              |                                                                                                              | 300 |     |     | ns   |
| F <sup>(1)</sup>  | SCPDI set-up time                                                   | Reference to falling edge of SCPCK                                                                           | 300 |     |     | ns   |
| G <sup>(1)</sup>  | SCPDI hold time                                                     | Reference from falling edge of SCPCK                                                                         | 300 |     |     | ns   |
| H <sup>(1)</sup>  | SCPDO propagation delay                                             | Reference from rising edge of SCPCK                                                                          |     |     | 300 | ns   |
|                   | SCPEN, SCPCK, SCPDI, RESET filter (pulse reject)                    |                                                                                                              | 150 |     |     | ns   |
| Ουτρι             | JT MICROMIRROR CLOCKING PULS                                        | ES                                                                                                           |     |     |     |      |
| F <sub>PREP</sub> | Phased reset repetition frequency each output pin (non-overlapping) |                                                                                                              |     |     | 50  | kHz  |
| F <sub>GREP</sub> | Global reset repetition frequency all output pins                   |                                                                                                              |     |     | 50  | kHz  |
| I <sub>RLK</sub>  | V <sub>RESET</sub> output leakage current                           | $\overline{OE}$ = 1, VRESET_RAIL = -28.5V                                                                    |     | -1  | -10 | μA   |
| I <sub>BLK</sub>  | V <sub>BIAS</sub> output leakage current                            | $\overline{OE}$ = 1, VBIAS_RAIL = 28.5V                                                                      |     | 1   | 10  | μA   |
| I <sub>OLK</sub>  | V <sub>OFFSET</sub> output leakage current                          | $\overline{OE}$ = 1, VOFFSET_RAIL = 10.25V                                                                   |     | 1   | 10  | μA   |
| Ουτρι             | JT MICROMIRROR CLOCKING PULS                                        | E CONTROLS                                                                                                   |     |     |     |      |
| t <sub>SPW</sub>  | STROBE pulse width                                                  |                                                                                                              | 10  |     |     | ns   |
| t <sub>SP</sub>   | STROBE period                                                       |                                                                                                              | 20  |     |     | ns   |
| t <sub>OHZ</sub>  | Output time to high impedance                                       | OE Pin = High                                                                                                |     |     | 100 | ns   |
| t <sub>OEN</sub>  | Output enable time from high<br>impedance                           | OE Pin = Low                                                                                                 |     |     | 100 | ns   |
| t <sub>sus</sub>  | Set-up time                                                         | From A[3:0], MODE[1:0], and SEL[1:0] to STROBE edge                                                          | 8   |     |     | ns   |
| t <sub>HOS</sub>  | Hold time                                                           | From A[3:0], MODE[1:0], and SEL[1:0] to STROBE edge                                                          | 8   |     |     | ns   |
| t <sub>PBR</sub>  |                                                                     | From STROBE to V <sub>BIAS</sub> /V <sub>RESET</sub> edge 50% point.                                         | 80  |     | 200 | ns   |
| t <sub>PRO</sub>  | Propagation time                                                    | From STROBE to V <sub>RESET</sub> /V <sub>OFFSET</sub> edge 50% point.                                       | 80  |     | 200 | ns   |
| t <sub>POB</sub>  |                                                                     | From STROBE to V <sub>OFFSET</sub> /V <sub>BIAS</sub> edge 50% point.                                        | 80  |     | 200 | ns   |
| t <sub>DEL</sub>  | Edge-to-edge propagation delta                                      | Maximum difference between the slowest and fastest propagation times for any given reset output.             |     |     | 40  | ns   |
| t <sub>CHCH</sub> | Output channel-to-channel propagation delta                         | Maximum difference between the slowest and fastest propagation times for any two outputs for any given edge. |     |     | 20  | ns   |

(1) See Figure 1
(2) There is no minimum speed for the serial port. It can be written to statically for diagnostic purposes.



#### DLPA200 DLPS015E – APRIL 2010– REVISED DECEMBER 2018

www.ti.com



X = Don't care





#### 8 Detailed Description

#### 8.1 Overview

Reliable function and operation of the DLPA200 requires that it be used in conjunction with the other components of a given DLP chipset. It is typical for the DMD controller to operate the DMD micromirror driver. For more information on the chipset components, see the appropriate DMD or DMD Controller Data Sheet (Table 8).

The DLPA200 consists of three functional blocks: A High-Voltage Power Supply function, a DMD Micromirror Clock Generation function, and a Serial Communication function.

The High-Voltage Power Supply function generates three specialized voltage levels:  $V_{BIAS}$  (19 to 28 V),  $V_{RESET}$  (-19 to -28 V), and  $V_{OFFSET}$  (4.5 to 10 V).

The Micromirror Clock Generation function uses the three voltages generated by the High-Voltage Power Supply function to create the sixteen micromirror clock pluses (output the OUTx pins of the DLPA200).

The Serial Communication function allows the chipset Controller to control the generation of V<sub>BIAS</sub>, V<sub>RESET</sub>, and V<sub>OFFSET</sub>; control the generation of the micromirror clock pulses; status the general operation of the DLPA200.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 5-V Linear Regulator

The 5-V linear regulator supplies the 5-V requirement of the DLPA200 internal logic.

Figure 2 shows the block diagram of this module. The input decoupling capacitors are shared with other internal DLPA200 modules. See *Component Selection Guidelines* for recommended component values.



Figure 2. 5-Volt Linear Regulator Block Diagram

#### 8.3.2 Bias Voltage Boost Converter

The bias voltage converter is a switching supply that operates at 1.5 MHz. The bias switching device switches 180° out-of-phase with the reset switching device.

The converter supplies the internal bias voltage for the high voltage FET switches and the external V<sub>BIAS</sub> for the DMD Pond of Mirrors. The V<sub>BIAS</sub> voltage level can be different for different generations of DMDs. The V<sub>BIAS</sub> voltage level is configured by the DLP Controller chip over the Serial Communication Port (SCP). Four control bits select the voltage level while a fifth bit is the on/off control. The module provides two status bits to indicate latched and unlatched status bits for under-voltage (V<sub>UV</sub>) and current-limit (C<sub>L</sub>) conditions.

Figure 3 shows the block diagram of this module. The input decoupling capacitors are shared with other internal DLPA200 modules. See *Component Selection Guidelines* for recommended component values.



Figure 3. Bias Voltage Boost Converter Block Diagram

#### 8.3.3 Reset Voltage Buck-Boost Converter

The reset voltage buck-boost converter is a switching supply that operates at 1.5 MHz. The reset switching device switches 180° out-of-phase with the bias switching device.



#### Feature Description (continued)

The converter supplies the internal reset voltage levels for the high voltage FET switches. The  $V_{RESET}$  voltage level can be different for different generations of DMDs. The  $V_{RESET}$  voltage level is configured by the DLP controller chip over the Serial Communication Port. Four control bits select the voltage level while a fifth bit is the on/off control. The module provides two status bits to indicate latched and unlatched status bits for under-voltage ( $V_{LIV}$ ) and current-limit ( $C_1$ ) conditions.

Figure 4 shows the block diagram of this module. The input decoupling capacitors are shared with other internal DLPA200 modules. See *Component Selection Guidelines* for recommended component values.



Figure 4. Reset Voltage Buck-Boost Converter Block Diagram

#### 8.3.4 V<sub>OFFSET</sub>/DMDVCC2 Regulator

The V<sub>OFFSET</sub>/DMDVCC2 regulator supplies the internal V<sub>OFFSET</sub> voltage for the high voltage FET switches and the external DMDVCC2 for the DMD. The V<sub>OFFSET</sub> voltage level can be different for different generations of DMDs. The V<sub>OFFSET</sub> voltage level is configured by the DLP Controller chip over the Serial Communication Port. Four control bits select the voltage level while a fifth bit is the on/off control. The module provides 2 status bits to indicate latched and unlatched status bits for under-voltage (V<sub>UV</sub>) and current-limit (C<sub>L</sub>) conditions.

Figure 5 shows the block diagram of this module. The input decoupling capacitors are shared with other DLPA200 modules. See *Component Selection Guidelines* for recommended component values.



Figure 5. Offset Voltage Boost Convertor Block Diagram



#### Feature Description (continued)

#### 8.3.5 Serial Communications Port (SCP)

The SCP is a full duplex, synchronous, character-oriented (byte) port that allows exchange of data between the master ASIC or FPGA, and one or more slave DLPA200s (and/or other DLP devices).

| SIGNAL | I/O | FROM/TO                 | TYPE                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                  |
|--------|-----|-------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCPCK  | I   | SCP bus master to slave | LVTTL compatible              | SCP bus serial transfer clock. The host processor (master) generates this clock.                                                                                                                                                                                                                                                                             |
| SCPEN  | I   | SCP bus master to slave | LVTTL compatible              | SCP bus access enable (low true). When high, slave<br>will reset to idle state, and SCPDO output will tri-<br>state. Pulling SCPEN low initiates a read or write<br>access. SCPEN must remain low for an entire<br>read/write access, and must be pulled high after the<br>last data cycle. To abort a read or write cycle, pull<br>SCPEN high at any point. |
| SCPDI  | Ι   | SCP bus master to slave | LVTTL compatible              | SCP bus serial data input. Data bits are valid and must be clocked in on the falling edge of SCPCK.                                                                                                                                                                                                                                                          |
| SCPDO  | 0   | SCP bus slave to master | LVTTL, open drain w/tri-state | SCP bus serial data output. Data bits must clocked out on the rising edge of SCPCK. A 1- $k\Omega$ pullup resistor to the 3.3 volt ASIC supply is required.                                                                                                                                                                                                  |
| ĪRQ    | 0   | SCP bus slave to master | LVTTL, open drain             | Not part of the SCP bus definition. Asynchronous interrupt signal from slave to request service from master. A 1-k $\Omega$ pullup resistor to the 3.3-V ASIC supply is required.                                                                                                                                                                            |

#### **Table 2. Serial Communications Port Signal Definitions**



#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Component Selection Guidelines

| Table 3. 5-V Regulator |                                                       |                        |                                                             |                              |  |  |  |  |  |  |
|------------------------|-------------------------------------------------------|------------------------|-------------------------------------------------------------|------------------------------|--|--|--|--|--|--|
| COMPONENT              | VALUE                                                 | TYPE OR PART<br>NUMBER | CONNECTION 1                                                | CONNECTION 2                 |  |  |  |  |  |  |
| P12V filter capacitor  | 10 to 33 μF, 20 VDC,<br>1Ω max ESR                    | Tantalum or ceramic    | Positive Terminal:<br>P12V, pin 11<br>(locate near pin 11)  | Negative Terminal:<br>Ground |  |  |  |  |  |  |
| P12V bypass capacitor  | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                       | Ceramic                | P12V, pin 11<br>(locate near pin 11)                        | Ground                       |  |  |  |  |  |  |
| V5REG filter capacitor | 0.1 <sup>(1)</sup> to 1.0 μF, 10 VDC,<br>2.5Ω max ESR | Tantalum or ceramic    | Positive Terminal:<br>V5REG, pin 47<br>(locate near pin 47) | Negative Terminal:<br>Ground |  |  |  |  |  |  |
| V5REG bypass capacitor | 0.1 μF <sup>(1)</sup> , 16 VDC,<br>0.1Ω max ESR       | Ceramic                | V5REG, pin 47<br>(locate near pin 47)                       | Ground                       |  |  |  |  |  |  |

(1) To ensure stability of the linear regulator, use a capacitance with a value not less than 0.1 µF.

#### Table 4. Bias Voltage Boost Converter

| 5                                            |                                                               |                                                                                       |                                                                 |                              |  |  |  |  |
|----------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|--|--|--|--|
| COMPONENT                                    | VALUE                                                         | TYPE OR PART<br>NUMBER                                                                | CONNECTION 1                                                    | CONNECTION 2                 |  |  |  |  |
| LHI filter capacitor                         | 10 μF, 20 VDC,<br>1-Ω max ESR                                 | Tantalum or ceramic                                                                   | Positive Terminal:<br>VBIAS_LHI, pin 10<br>(locate near pin 10) | Negative Terminal:<br>Ground |  |  |  |  |
| LHI bypass capacitor                         | 0.1 μF, 50 VDC,<br>0.1-Ω max ESR                              | Ceramic                                                                               | VBIAS_LHI, pin 10<br>(locate near pin 10)                       | Ground                       |  |  |  |  |
| VBIAS filter capacitor                       | 1 to 10 μF, 35 VDC,<br>1-Ω max ESR;<br>(3.3 μF nominal value) | Tantalum or ceramic                                                                   | Positive Terminal:<br>VBIAS, pin 9<br>(locate near pin 9)       | Negative Terminal:<br>Ground |  |  |  |  |
| VBIAS bypass capacitor                       | 0.1 μF, 50 VDC,<br>0.1-Ω max ESR                              | Ceramic                                                                               | VBIAS, pin 9<br>(locate near pin 9)                             | Ground                       |  |  |  |  |
| VBIAS_RAIL bypass<br>capacitors (2 required) | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                               | Ceramic                                                                               | VBIAS_RAIL, pins 30 and 71 (locate near pins 30 and 71)         | Ground                       |  |  |  |  |
| Resistor jumper (optional)                   | 0-Ω normally (1-Ω for testing <sup>(1)</sup> )                |                                                                                       | VBIAS, pin 9                                                    | VBIAS_RAIL,<br>pins 21 or 80 |  |  |  |  |
| Inductor                                     | 22 μH, 0.5 A,<br>160 mΩ ESR                                   | Coil Craft DT1608C-223<br>(or equivalent)                                             | VBIAS_LHI, pin 10                                               | VBIAS_SWL, pin 8             |  |  |  |  |
| Schottky diode                               | 0.5 A, 40 V (minimum)                                         | OnSemi MBR0540T1G or<br>STMicroelectronics<br>STPS0540Z, STPS0560Z<br>(or equivalent) | Anode:<br>VBIAS_SWL, pin 8                                      | Cathode:<br>VBIAS, pin 9     |  |  |  |  |

(1) Allows for VBIAS current measurement.

**DLPA200** DLPS015E - APRIL 2010 - REVISED DECEMBER 2018

| Table 5. Reset Voltage Boost Converter     |                                                              |                                                                                                       |                                                                |                               |  |  |  |  |  |
|--------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------|--|--|--|--|--|
| COMPONENT                                  | VALUE                                                        | TYPE OR PART<br>NUMBER                                                                                | CONNECTION 1                                                   | CONNECTION 2                  |  |  |  |  |  |
| VRESET filter capacitor                    | 1 to 10 μF, 35 VDC,<br>1Ω max ESR;<br>(3.3 μF nominal value) | Tantalum or ceramic                                                                                   | Negative Terminal:<br>VRESET, pin 13<br>(locate near pin 13)   | Positive Terminal:<br>Ground  |  |  |  |  |  |
| VRESET bypass capacitor                    | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                              | Ceramic                                                                                               | VRESET, pin 13<br>(locate near pin 13)                         | Ground                        |  |  |  |  |  |
| VRESET_RAIL bypass capacitors (2 required) | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                              | Ceramic                                                                                               | VRESET_RAIL,<br>pins 35 and 66<br>(locate near pins 35 and 66) | Ground                        |  |  |  |  |  |
| Resistor jumper (optional)                 | $0-\Omega$ normally (1 $\Omega$ for testing <sup>(1)</sup> ) |                                                                                                       | VRESET, pin 13                                                 | VRESET_RAIL,<br>pins 25 or 76 |  |  |  |  |  |
| Inductor                                   | 22 μH, 0.5A,<br>160 mΩ                                       | Coil Craft DT1608C-223<br>(or equivalent)                                                             | VRESET_SWL, pin 12                                             | Ground                        |  |  |  |  |  |
| Schottky diode                             | 0.5 A (minimum), 60 V                                        | STMicroelectronics<br>STPS0560Z or<br>Infineon/International<br>Rectifier 10MQ060N (or<br>equivalent) | Cathode:<br>VRESET_SWL, pin 12                                 | Anode:<br>VRESET, pin 13      |  |  |  |  |  |

#### Table 5. Reset Voltage Boost Converter

(1) Allows for VRESET current measurement.

#### Table 6. Offset Voltage Regulator

| COMPONENT                                         | VALUE                                                            | TYPE OR PART<br>NUMBER | CONNECTION 1                                                                                                              | CONNECTION 2                                                                         |  |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|
| VOFFSET/VCC2<br>filter capacitors<br>(2 required) | 1 <sup>(1)</sup> to 4.7 <sup>(2)</sup> μF, 35 VDC,<br>1Ω max ESR | Tantalum or ceramic    | Positive Terminal:<br>VOFFSET, pin 49<br>(1st Cap near pin 49)<br>Positive Terminal:<br>DMDVCC2 pins<br>( 2nd Cap at DMD) | Negative Terminal:<br>Ground at DLPA200<br>Negative Terminal:<br>VSS (Ground) at DMD |  |  |  |  |  |
| VOFFSET/VCC2<br>bypass capacitors<br>(5 required) | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                                  | Ceramic                | VOFFSET, pin 49<br>(locate 1 near pin 49)<br>DMD DMDVCC2 pins<br>(locate 4 near DMD pins)                                 | Ground at DLPA200<br>Ground at DMD                                                   |  |  |  |  |  |
| VOFFSET_RAIL<br>bypass capacitor<br>(2 required)  | 0.1 μF, 50 VDC,<br>0.1Ω max ESR                                  | Ceramic                | VOFFSET_RAIL,<br>pins 28 and 73<br>(locate near pins 28 and<br>73)                                                        | Ground                                                                               |  |  |  |  |  |
| Resistor jumper<br>(optional)                     | $0-\Omega$ normal (1 $\Omega$ for testing <sup>(3)</sup> )       |                        | VOFFSET, pin 49                                                                                                           | VOFFSET_RAIL,<br>pins 38 or 63                                                       |  |  |  |  |  |
| Resistor jumper<br>(optional)                     | 0-ohm normal (1 $\Omega$ for testing <sup>(4)</sup> )            |                        | VOFFSET, pin 49                                                                                                           | DMDVCC2 pins                                                                         |  |  |  |  |  |

To ensure stability of the linear regulator, the absolute minimum output capacitance must not be less than 1.0  $\mu$ F. (1)

(2) Recommended value is 3.3 µF each. Different values are acceptable, provided that the sum of the two is 6.8 µF maximum.

(3)

Allows for V<sub>OFFSET</sub> current measurement Allows for DMDVCC2 current measurement (4)

#### **Table 7. Pullup Resistors**

| COMPONENT           | VALUE (kΩ) | TYPE OR PART NUMBER | CONNECTION 1  | CONNECTION 2                                |
|---------------------|------------|---------------------|---------------|---------------------------------------------|
| Resistor            | 1          |                     | SCPDO, pin 42 | Chipset controller<br>3.3-V V <sub>DD</sub> |
| Resistor            | 1          |                     | IRQ, pin 43   | Chipset Controller<br>3.3-V V <sub>DD</sub> |
| Resistor (optional) | 1          |                     | OE, pin 6     | Chipset Controller<br>3.3-V V <sub>DD</sub> |



www.ti.com



### **10** Power Supply Recommendations

#### **10.1** Power Supply Rail Guidelines

 Table 3 through Table 7 provides discrete component selection guidelines.

- Ensure that the P12V filter and bypass capacitors are distributed and connected to pin 11 and pin 48 and pin 50. Place these capacitors as close to their respective pins as possible and if necessary, place on the bottom layer.
- The V5REG filter and bypass capacitors must be placed near and connected to pin 47.
- It is best to route the VBIAS\_RAIL etch runs in the following order: pin 40, pin 31, pin 30, pin 21, pin 80, pin 71, pin 70, and pin 61. Ensure that the etch runs are short and direct as they must carry 35 ns current spikes of up to 0.64 A (peak). Locate the bypass capacitors near and connected to pin 30 and pin 71 to provide bypassing on both sides.
- The VBIAS\_LHI filter and bypass capacitors must be placed near and connected to pin 10.
- The VBIAS filter and bypass capacitors must be placed near and connected to pin 9.
- VBIAS pin 9 must also be connected (optionally with a 0-ohm resistor) to VBIAS\_RAIL at or between pins 21 and 80.
- Route the VRESET\_RAIL etch runs in the following order: pin 36, pin 35, pin 26, pin 25, pin 76, pin 75, pin 66, and pin 65. Ensure the etch runs are short and direct as they must carry 35 ns current spikes of up to 0.64 A (peak). Bypass capacitors must be placed near and connected to pins 35 and 66 to provide bypassing on both sides.
- The VRESET filter and bypass capacitors must be located near and connected to pin 13. VRESET pin 13 must also be connected (optionally with a 0-Ω resistor) to VRESET\_RAIL at or between pin 25 and pin 76.
- Route the VOFFSET\_RAIL etch runs in the following order: pin 23, pin 28, pin 33, pin 38, pin 63, pin 68, pin 73, and pin 78. Ensure the etch runs are short and direct as they must carry 35 ns current spikes of up to 0.64 A (peak). Place the bypass capacitors near and connected to pin 28 and pin 73 to provide bypassing on both sides.
- The VOFFSET filter and bypass capacitors must be placed near and connected to pin 49.
- VOFFSET pin 49 must also be connected (optionally with a 0-Ω resistor) to VOFFSET\_RAIL at or between pin 38 and pin 63.

#### NOTE

Aluminum electrolytic capacitors may not be suitable for the DLPA200 application. At the switching frequencies used in the DLPA200 (up to 1.5 MHz), aluminum electrolytic capacitors drop significantly in capacitance and increase in ESR resulting in voltage spikes on the power supply rails, which could cause the device to shut down or perform in an unreliable manner.

TEXAS INSTRUMENTS

www.ti.com

#### 11 Layout

#### 11.1 Layout Guidelines

#### CAUTION

Board layout and routing guidelines must be followed explicitly and all external components used must be in the range of values and of the quality recommended for proper operation of the DLPA200.

#### CAUTION

Thermal pads must be tied to VRESET\_RAIL. Do not connect to ground.

Provide suitable Kelvin connections for the switching regulator feedback pins: V<sub>BIAS</sub> (pin 9) and V<sub>RESET</sub> (pin 13).

Make the PCB traces that connect the switching devices: VBIAS\_SWL (pin 8) and VRESET\_SWL (pin 12) as short and wide as possible to minimize leakage inductances. Make the PCB traces that connect the switching converter components (inductors, flywheel diodes and filtering capacitors) as short and wide as possible. Ensure that the electrical loops that these components form are as small and compact as possible, with the ground referenced components forming a star connection.

Due to the fast switching transitions appearing on the sixteen reset OUTx pins, it is recommended to keep these traces as short as possible. Also, to minimize potential cross-talk between outputs, it is advisable to maintain as much clearance between each of the output traces.

#### 11.1.1 Grounding Guidelines

Ensure that the PWB has an internal ground plane that extends under the DLPA200. All nine ground pins (1, 7, 14, 20, 41, 46, 53, 55, and 60) must be connected to the ground plane using the shortest possible runs and vias. All filter and bypass capacitors must be placed near the pin being filtered or bypassed for the shortest possible runs to the part and to the ground plane.

#### **11.2 Thermal Considerations**

Thermally bond or solder the DLPA200 package to an external thermal pad on the PWB surface. The recommended dimensions of the thermal pad are 10 mm  $\times$  10 mm centered under the device. The metal bottom of the package is tied internally to the substrate at the VRESET\_RAIL voltage level. Therefore, the thermal pad on the board must be isolated from any other extraneous circuit or ground and no circuit vias are allowed inside the pad area. Thermal pads are required on both sides of the PWB. Connect the thermal pads together through an array of 5  $\times$  5 thermal vias, 0.5 mm in diameter.

# Thermal pads and the thermal vias are connected to VRESET\_RAIL and must be isolated from ground, or any other circuit.

Locate an internal P12V plane directly underneath the top layer and have an isolated area under the DLPA200. This isolated area must be a minimum of 20 cm<sup>2</sup> and connect to the thermal pad of the DLPA200 through the thermal vias. The potential of the isolated area will also be at VRESET\_RAIL. The internal ground plane must extend under the DLPA200 to help carry the heat away. Please refer to the PowerPAD Thermally Enhanced Package application report (SLMA002) for details on thermally efficient package design considerations.

Be careful to place the DLPA200 device away from local PWB hotspots. Heat generated from adjacent components may impact the DLPA200 thermal characteristics.



#### **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Device Nomenclature

The device marking consists of the fields shown in Figure 6.



Figure 6. Device Marking (Device Top View)

DLPA200PFP is functionally equivalent to 2506593-0005N.

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

| Document                                                            | TI Literature Number |
|---------------------------------------------------------------------|----------------------|
| DLP5500 DLP 0.55 XGA Series 450 DMD Data Sheet                      | DLPS013              |
| DLPC200 DLP Digital Controller Data Sheet                           | DLPS014              |
| DLP9500 DLP 0.95 1080p 2x LVDS Type A DMD Data Sheet                | DLPS025              |
| DLP7000 DLP 0.7 XGA 2x LVDS Type A DMD Data Sheet                   | DLPS026              |
| DLP650LNIR 0.65 NIR WXGA S450 DMD Data Sheet                        | DLPS136              |
| DLPC410 DMD Digital Controller Data Sheet                           | DLPS024              |
| PowerPAD <sup>™</sup> Thermally Enhanced Package Application Report | SLMA002              |

| Table 8. Links to Related Do | ocumentation |
|------------------------------|--------------|
|------------------------------|--------------|

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments. is a registered trademark of ~ Texas Instruments. All other trademarks are the property of their respective owners.



#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| C | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|---|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|   | DLPA200PFP       | ACTIVE        | HTQFP        | PFP                | 80   | 5              | TBD             | Call TI                       | Call TI              | 0 to 75      |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PFP (S-PQFP-G80)

PowerPAD™ PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



## THERMAL PAD MECHANICAL DATA

# PFP (S-PQFP-G80)

# PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

PowerPAD is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Β. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- Ε. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated