# Microprocessor-Compatible Sampling CMOS ANALOG-to-DIGITAL CONVERTER 

## FEATURES

- REPLACES ADC574, ADC674 AND ADC774 FOR NEW DESIGNS
- COMPLETE SAMPLING A/D WITH REFERENCE, CLOCK AND MICROPROCESSOR INTERFACE
- FAST ACQUISITION AND CONVERSION: $8.5 \mu \mathrm{~s}$ max OVER TEMPERATURE
- ELIMINATES EXTERNAL SAMPLE/HOLD IN MOST APPLICATIONS
- GUARANTEED AC AND DC PERFORMANCE
- SINGLE +5V SUPPLY OPERATION
- LOW POWER: 120mW max
- PACKAGE OPTIONS: 0.6" and 0.3" DIPs, SOIC


## DESCRIPTION

The ADS774 is a 12-bit successive approximation analog-to-digital converter using an innovative capacitor array (CDAC) implemented in low-power CMOS technology. This is a drop-in replacement for ADC574, ADC674, and ADC774 models in most applications, with internal sampling, much lower power consumption, and the ability to operate from a single +5 V supply.
The ADS774 is complete with internal clock, microprocessor interface, three-state outputs, and internal scaling resistors for input ranges of 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$, or $\pm 10 \mathrm{~V}$. The maximum throughput time is $8.5 \mu \mathrm{~s}$ over the full operating temperature range, including both acquisition and conversion.

Complete user control over the internal sampling function facilitates elimination of external sample/hold amplifiers in most existing designs.

The ADS774 requires +5 V , with -15 V optional. No +15 V supply is required. Available packages include $0.3^{\prime \prime}$ or $0.6^{\prime \prime}$ wide 28 -pin plastic DIP and 28 -pin SOICs.


International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706•Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $T_{A}=T_{M I N}$ to $T_{M A X}, V_{D D}=+5 \mathrm{~V}, \mathrm{~V}_{E E}=-15 \mathrm{~V}$ to +5 V , sampling frequency of $117 \mathrm{kHz}, \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$; unless otherwise specified.

| PARAMETER | ADS774JE, JP, JU |  |  | ADS774KE, KP, KU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 12 |  |  | * | Bits |
| INPUTS |  |  |  |  |  |  |  |
| ANALOG <br> Voltage Ranges: Unipolar Bipolar <br> Impedance: $\quad 0$ to $+10 \mathrm{~V}, \pm 5 \mathrm{~V}$ <br> $\pm 10 \mathrm{~V}, 0 \mathrm{~V}$ to +20 V | $\begin{aligned} & 8.5 \\ & 35 \end{aligned}$ | $\begin{aligned} & 12 \\ & 50 \end{aligned}$ | $0 \text { to }+$ | $\begin{gathered} +20 \\ * \\ * \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| ```DIGITAL (CE, \(\left.\overline{C S}, R / \bar{C}, A_{0}, 12 / \overline{8}\right)\) Voltages: Logic 1 Logic 0 Current Capacitance``` | $\begin{gathered} +2.0 \\ -0.5 \\ -5 \end{gathered}$ | $\begin{gathered} 0.1 \\ 5 \end{gathered}$ | $\begin{gathered} +5.5 \\ +0.8 \\ +5 \end{gathered}$ | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ | $\begin{aligned} & * \\ & * \end{aligned}$ | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| DC ACCURACY <br> At $+25^{\circ} \mathrm{C}$ <br> Linearity Error <br> Unipolar Offset Error (adjustable to zero) <br> Bipolar Offset Error (adjustable to zero) <br> Full-Scale Calibration Error ${ }^{(1)}$ (adjustable to zero) <br> No Missing Codes Resolution <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}{ }^{(3)}$ <br> Linearity Error <br> Full-Scale Calibration Error <br> Unipolar Offset <br> Bipolar Offset <br> No Missing Codes Resolution | 12 $12$ |  | $\begin{gathered} \pm 1 \\ \pm 2 \\ \pm 10 \\ \pm 0.25 \\ \\ \\ \pm 1 \\ \pm 0.47 \\ \pm 4 \\ \pm 12 \end{gathered}$ | 12 $12$ |  | $\begin{gathered} \pm 1 / 2 \\ * \\ \pm 4 \\ * \\ \\ \\ \pm 1 / 2 \\ \pm 0.37 \\ \pm 3 \\ \pm 5 \end{gathered}$ | LSB <br> LSB <br> LSB <br> $\%$ of FS ${ }^{(2)}$ <br> Bits <br> LSB <br> \% of FS <br> LSB <br> LSB <br> Bits |
| AC ACCURACY (4) <br> Spurious Free Dynamic Range Total Harmonic Distortion Signal-to-Noise Ratio Signal-to-(Noise + Distortion) Ratio Intermodulation Distortion $\left(\mathrm{F}_{\mathrm{IN} 1}=20 \mathrm{kHz}, \mathrm{~F}_{\mathrm{IN} 2}=23 \mathrm{kHz}\right)$ | $\begin{aligned} & 73 \\ & 69 \\ & 68 \end{aligned}$ | $\begin{gathered} 78 \\ -77 \\ 72 \\ 71 \\ -75 \end{gathered}$ | -72 | $\begin{aligned} & 76 \\ & 71 \\ & 70 \end{aligned}$ | $\begin{aligned} & * \\ & * \\ & * \\ & * \\ & * \end{aligned}$ | -75 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| TEMPERATURE COEFFICIENTS ${ }^{(5)}$ <br> Unipolar Offset Bipolar Offset Full-Scale Calibration |  | $\begin{gathered} \pm 1 \\ \pm 2 \\ \pm 12 \end{gathered}$ |  |  | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| POWER SUPPLY SENSITIVITY <br> Change in Full-Scale Calibration(6) $+4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<+5.25 \mathrm{~V}$ <br> Max Change |  |  | $\pm 1 / 2$ |  |  | * | LSB |
| CONVERSION TIME (Including Acquisition Time) <br> $\mathrm{t}_{\mathrm{AQ}}+\mathrm{t}_{\mathrm{C}}$ at $25^{\circ} \mathrm{C}$ : <br> 8 -Bit Cycle <br> 12-Bit Cycle <br> 12-Bit Cycle, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ : |  | $\begin{gathered} 5.5 \\ 7.5 \\ 8 \end{gathered}$ | $\begin{gathered} 5.9 \\ 8 \\ 8.5 \end{gathered}$ |  | * | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| SAMPLING DYNAMICS <br> Sampling Rate at $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Aperture Delay, $\mathrm{t}_{\mathrm{AP}}$ <br> With $\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}$ <br> With $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ to -15 V <br> Aperture Uncertainty (Jitter) <br> With $\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}$ <br> With $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ to -15 V <br> Settling time to $0.01 \%$ for <br> Full-Scale Input Change | $\begin{aligned} & 125 \\ & 117 \end{aligned}$ | $\begin{gathered} 20 \\ 1.6 \\ \\ 300 \\ 10 \\ 1.4 \end{gathered}$ |  | $\begin{aligned} & * \\ & * \end{aligned}$ | $\begin{aligned} & * \\ & * \\ & * \\ & * \\ & * \end{aligned}$ |  | kHz <br> kHz <br> ns <br> $\mu \mathrm{s}$ <br> ps, rms <br> ns, rms <br> $\mu \mathrm{s}$ |

## SPECIFICATIONS (CONT)

## ELECTRICAL

At $T_{A}=T_{\text {MIN }}$ to $T_{M A X}, V_{D D}=+5 \mathrm{~V}, \mathrm{~V}_{E E}=-15 \mathrm{~V}$ to +5 V , sampling frequency of $117 \mathrm{kHz}, \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$; unless otherwise specified.

| PARAMETER | ADS774JE, JP, JU |  |  | ADS774KE, KP, KU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| OUTPUTS |  |  |  |  |  |  |  |
| DIGITAL (DB ${ }_{11}-\mathrm{DB}_{0}$, STATUS) <br> Output Codes: Unipolar <br> Bipolar <br> Logic Levels: Logic 0 ( $\left.\mathrm{I}_{\mathrm{IINK}}=1.6 \mathrm{~mA}\right)$ <br> Logic $1\left(I_{\text {SOURCE }}=500 \mu \mathrm{~A}\right)$ <br> Leakage, Data Bits Only, High-Z State Capacitance | $\begin{gathered} +2.4 \\ -5 \end{gathered}$ | $\begin{gathered} 0.1 \\ 5 \end{gathered}$ | ipolar <br> ipolar <br> +0.4 <br> +5 | Binary nary ( * * | * | * <br> * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ |
| INTERNAL REFERENCE VOLTAGE <br> Voltage <br> Source Current Available for External Loads | $\begin{gathered} +2.4 \\ 0.5 \end{gathered}$ | +2.5 | +2.6 | $\begin{aligned} & * \\ & * \end{aligned}$ | * | * | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS <br> Voltage: $\mathrm{V}_{\mathrm{EE}}{ }^{(7)}$ $\mathrm{V}_{\mathrm{DD}}$ <br> Current: $\mathrm{I}_{\mathrm{EE}}{ }^{(7)}\left(\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}\right)$ $I_{D D}$ <br> Power Dissipation ( $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ ) $\left(\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V} \text { to }+5 \mathrm{~V}\right)$ | $\begin{gathered} -16.5 \\ +4.5 \end{gathered}$ | $\begin{gathered} -1 \\ +15 \\ 75 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ +5.5 \\ +24 \\ \\ \\ \\ \end{gathered}$ | $\begin{aligned} & * \\ & * \end{aligned}$ | * <br> * <br> * | * <br> * <br> * <br> * | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~mW} \end{gathered}$ |
| TEMPERATURE RANGE <br> Specification <br> Operating: <br> Storage Temperature Range | $\begin{gathered} 0 \\ -40 \\ -65 \end{gathered}$ |  | $\begin{gathered} +70 \\ +85 \\ +150 \end{gathered}$ | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ |  | $\begin{aligned} & * \\ & * \\ & * \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |

* Same specification as ADS774JE, JP, JU.

NOTES: (1) With fixed $50 \Omega$ resistor from REF OUT to REF IN. This parameter is also adjustable to zero at $+25^{\circ} \mathrm{C}$. (2) FS in this specification table means Full Scale Range. That is, for a $\pm 10 \mathrm{~V}$ input range, FS means 20 V ; for a 0 to +10 V range, FS means 10 V . (3) Maximum error at $\mathrm{T}_{\text {MIN }}$ and $\mathrm{T}_{\text {MAx }}$. (4) Based on using $\mathrm{V}_{\mathrm{EE}}=$ +5 V , which is the Control Mode. See the section "S/H Control Mode and ADC774 Emulation Mode." (5) Using internal reference. (6) This is worst case change in accuracy from accuracy with a +5 V supply. (7) $\mathrm{V}_{\mathrm{EE}}$ is optional, and is only used to set the mode for the internal sample/hold. When $\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{I}_{\mathrm{EE}}=-1 \mathrm{~mA}$ typ; when $\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{EE}}= \pm 5 \mu \mathrm{~A}$ typ; when $\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{EE}}=+167 \mu \mathrm{~A}$ typ.

[^0]
## ABSOLUTE MAXIMUM RATINGS



## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION

| PRODUCT | SINAD ${ }^{(1)}$ | TEMPERATURE <br> RANGE | LINEARITY <br> ERROR | PACKAGE | PACKAGE DRAWING <br> NUMBER |
| :--- | :---: | :---: | :---: | :---: | :---: |
| ADS774JE | 68 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 28 -Pin 0.3" Plastic DIP | 246 |
| ADS774KE | 70 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 28 -Pin 0.3" Plastic DIP | 246 |
| ADS774JP | 68 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 28 -Pin 0.6" Plastic DIP | 215 |
| ADS774KP | 70 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 28 -Pin 0.6" Plastic DIP | 215 |
| ADS774JU | 68 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 28 -Lead SOIC | 217 |
| ADS774KU | 70 dB | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 28 -Lead SOIC | 217 |

NOTES: (1) SINAD is Signal-to-(Noise + Distortion) expressed in dB. (2) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of BurrBrown IC Data Book.

CONNECTION DIAGRAM


## TYPICAL PERFORMANCE CURVES

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{EE}}=+5 \mathrm{~V}$; Bipolar $\pm 10 \mathrm{~V}$ Input Range; sampling frequency of 110 kHz ; unless otherwise specified. All plots use 4096 point FFTs.







## THEORY OF OPERATION

In the ADS774, the advantages of advanced CMOS technol-ogy-high logic density, stable capacitors, precision analog switches-and Burr-Brown's state of the art laser trimming techniques are combined to produce a fast, low power analog-to-digital converter with internal sample/hold.
The charge-redistribution successive-approximation circuitry converts analog input voltages into digital words.

A simple example of a charge-redistribution A/D converter with only 3 bits is shown in Figure 1.


FIGURE 1. 3-Bit Charge Redistribution A/D.

## INPUT SCALING

Precision laser-trimmed scaling resistors at the input divide standard input ranges $(0 \mathrm{~V}$ to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ or $\pm 10 \mathrm{~V}$ ) into levels compatible with the CMOS characteristics of the internal capacitor array.

## SAMPLING

While sampling, the capacitor array switch for the MSB capacitor $\left(S_{1}\right)$ is in position " $S$ ", so that the charge on the MSB capacitor is proportional to the voltage level of the analog input signal. The remaining array switches ( $\mathrm{S}_{2}$ and $S_{3}$ ) are set to position " $G$ ". Switch $S_{C}$ is closed, setting the comparator input offset to zero.

## CONVERSION

When a conversion command is received, switch $S_{1}$ is opened to trap a charge on the MSB capacitor proportional to the analog input level at the time of the sampling command, and switch $\mathrm{S}_{\mathrm{C}}$ is opened to float the comparator input. The charge trapped in the capacitor array can now be moved between the three capacitors in the array by connecting switches $S_{1}, S_{2}$, and $S_{3}$ to positions " $R$ " (to connect to the reference) or "G" (to connect to GND), thus changing the voltage generated at the comparator input.
During the first approximation, the MSB capacitor is connected through switch $S_{1}$ to the reference, while switches $S_{2}$ and $S_{3}$ are connected to GND. Depending on whether the comparator output is HIGH or LOW, the logic will then
latch $S_{1}$ in position " $R$ " or " $G$ ". Similarly, the second approximation is made by connecting $S_{2}$ to the reference and $\mathrm{S}_{3}$ to GND, and latching $\mathrm{S}_{2}$ according to the output of the comparator. After three successive approximation steps have been made the voltage level at the comparator will be within $1 / 2 \mathrm{LSB}$ of GND, and a digital word which represents the analog input can be determined from the positions of $\mathrm{S}_{1}, \mathrm{~S}_{2}$ and $S_{3}$.

## OPERATION

## basic operation

Figure 2 shows the minimum connections required to operate the ADS774 in a basic $\pm 10 \mathrm{~V}$ range in the Control Mode (discussed in detail in a later section.) The falling edge of a Convert Command (a pulse taking pin 5 LOW for a minimum of 25 ns ) both switches the ADS774 input to the hold state and initiates the conversion. Pin 28 (STATUS) will output a HIGH during the conversion, and falls only after the conversion is completed and the data has been latched on the data output pins (pins 16 to 27.) Thus, the falling edge of STATUS on pin 28 can be used to read the data from the conversion. Also, during conversion, the STATUS signal puts the data output pins in a High-Z state and inhibits the input lines. This means that pulses on pin 5 are ignored, so that new conversions cannot be initiated during the conversion, either as a result of spurious signals or to short-cycle the ADS774.
The ADS774 will begin acquiring a new sample as soon as the conversion is completed, even before the STATUS output falls, and will track the input signal until the next conversion is started. The ADS774 is designed to complete a conversion and accurately acquire a new signal in $8.5 \mu \mathrm{~s}$ max over the full operating temperature range, so that conversions can take place at a full 117 kHz .

## CONTROLLING THE ADS774

The Burr-Brown ADS774 can be easily interfaced to most microprocessor systems and other digital systems. The microprocessor may take full control of each conversion, or the converter may operate in a stand-alone mode, controlled only by the R/C input. Full control consists of selecting an 8 - or 12 -bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits all at once, or the 8 MSB bits followed by the 4 LSB bits in a left-justified format. The five control inputs $\left(12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}\right.$, $\mathrm{R} / \overline{\mathrm{C}}$, and CE ) are all TTL/CMOS-compatible. The functions of the control inputs are described in Table II. The control function truth table is shown in Table III.

## STAND-ALONE OPERATION

For stand-alone operation, control of the converter is accomplished by a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. In this mode $\overline{\mathrm{CS}}$ and $\mathrm{A}_{0}$ are connected to digital common and CE and $12 / \overline{8}$ are connected to +5 V . The output data are


FIGURE 2. Basic $\pm 10 \mathrm{~V}$ Operation.
presented as 12 -bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability.
Conversion is initiated by a HIGH-to-LOW transition of $R / \bar{C}$. The three-state data output buffers are enabled when $\mathrm{R} / \overline{\mathrm{C}}$ is HIGH and STATUS is LOW. Thus, there are two possible modes of operation; data can be read with either a positive pulse on $\mathrm{R} / \overline{\mathrm{C}}$, or a negative pulse on STATUS. In either case the $R / \overline{\mathrm{C}}$ pulse must remain LOW for a minimum of 25 ns .

Figure 3 illustrates timing with an $\mathrm{R} / \overline{\mathrm{C}}$ pulse which goes LOW and returns HIGH during the conversion. In this case, the three-state outputs go to the high-impedance state in response to the falling edge of $\mathrm{R} / \overline{\mathrm{C}}$ and are enabled for external access of the data after completion of the conversion.
Figure 4 illustrates the timing when a positive $\mathrm{R} / \overline{\mathrm{C}}$ pulse is used. In this mode the output data from the previous conversion is enabled during the time $\mathrm{R} / \overline{\mathrm{C}}$ is HIGH. A new conversion is started on the falling edge of $R / \bar{C}$, and the three-state outputs return to the high-impedance state until the next occurrence of a HIGH R/ $\overline{\mathrm{C}}$ pulse. Timing specifications for stand-alone operation are listed in Table IV.

## FULLY CONTROLLED OPERATION

## Conversion Length

Conversion length (8-bit or 12-bit) is determined by the state of the $\mathrm{A}_{0}$ input, which is latched upon receipt of a conversion start transition (described below). If $\mathrm{A}_{0}$ is latched HIGH, the conversion continues for 8 bits. The full 12-bit conversion will occur if $\mathrm{A}_{0}$ is LOW. If all 12 bits are read
following an 8 -bit conversion, the 4 LSBs (DB0-DB3) will be LOW (logic 0 ). $\mathrm{A}_{0}$ is latched because it is also involved in enabling the output buffers. No other control inputs are latched.

## CONVERSION START

The converter initiates a conversion based on a transition occurring on any of three logic inputs ( $\overline{\mathrm{CE}}, \overline{\mathrm{CS}}$, and $\mathrm{R} / \overline{\mathrm{C}}$ ) as shown in Table III. Conversion is initiated by the last of the three to reach the required state and thus all three may be dynamically controlled. If necessary, all three may change state simultaneously, and the nominal delay time is the same regardless of which input actually starts the conversion. If it is desired that a particular input establish the actual start of conversion, the other two should be stable a minimum of 50 ns prior to the transition of the critical input. Timing relationships for start of conversion timing are illustrated in Figure 5. The specifications for timing are contained in Table V.
The STATUS output indicates the current state of the converter by being in a high state only during conversion. During this time the three state output buffers remain in a high-impedance state, and therefore data cannot be read during conversion. During this period additional transitions of the three digital inputs which control conversion will be ignored, so that conversion cannot be prematurely terminated or restarted. However, if $\mathrm{A}_{0}$ changes state after the beginning of conversion, any additional start conversion transition will latch the new state of $\mathrm{A}_{0}$, possibly resulting in an incorrect conversion length ( 8 bits vs 12 bits) for that conversion.

| Binary (BIN) Output |  | Input Voltage Range and LSB Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Input Voltage Range | Defined As: | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | 0 V to +10V | OV to +20V |
| One Least Significant Bit (LSB) | $\begin{aligned} & \frac{\text { FSR }}{2^{n}} \\ & n=8 \\ & n=12 \end{aligned}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{n}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{\mathrm{n}}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{10 \mathrm{~V}}{2^{\mathrm{n}}} \\ 39.06 \mathrm{mV} \\ 2.44 \mathrm{mV} \end{gathered}$ | $\begin{gathered} \frac{20 \mathrm{~V}}{2^{\mathrm{n}}} \\ 78.13 \mathrm{mV} \\ 4.88 \mathrm{mV} \end{gathered}$ |
| Output Transition Values $\mathrm{FFE}_{\mathrm{H}}$ to $\mathrm{FFF}_{\mathrm{H}}$ $7 \mathrm{FFF}_{\mathrm{H}}$ to $800_{\mathrm{H}}$ $000_{\mathrm{H}}$ to $001_{\mathrm{H}}$ | + Full-Scale Calibration <br> Midscale Calibration (Bipolar Offset) <br> Zero Calibration ( - Full-Scale Calibration) | $\begin{aligned} & +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ & 0 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ & -10 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{aligned}$ | $\begin{gathered} +5 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ 0 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ -5 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +10 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +5 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ 0 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} +20 \mathrm{~V}-3 / 2 \mathrm{LSB} \\ +10 \mathrm{~V}-1 / 2 \mathrm{LSB} \\ 0 \mathrm{~V}+1 / 2 \mathrm{LSB} \end{gathered}$ |

TABLE I. Input Voltages, Transition Values, and LSB Values.

| DESIGNATION | DEFINITION | FUNCTION |
| :---: | :---: | :---: |
| CE (Pin 6) | Chip Enable (active high) | Must be HIGH ("1") to either initiate a conversion or read output data. 0-1 edge may be used to initiate a conversion. |
| $\overline{\mathrm{CS}}(\mathrm{Pin} 3)$ | Chip Select (active low) | Must be LOW (" 0 ") to either initiate a conversion or read output data. 1-0 edge may be used to initiate a conversion. |
| R/C (Pin 5) | Read/Convert ("1" = read) <br> ("0" = convert) | Must be LOW ("0") to initiate either 8- or 12-bit conversions. 1-0 edge may be used to initiate a conversion. Must be HIGH ("1") to read output data. 0-1 edge may be used to initiate a read operation. |
| $\mathrm{A}_{\mathrm{O}}(\operatorname{Pin} 4)$ | Byte Address <br> Short Cycle | In the start-convert mode, $\mathrm{A}_{\mathrm{O}}$ selects 8 -bit $\left(\mathrm{A}_{\mathrm{O}}=\right.$ " 1 ") or 12-bit ( $\mathrm{A}_{\mathrm{O}}=$ " 0 ") conversion mode. When reading output data in two 8 -bit bytes, $A_{0}=" 0$ " accesses 8 MSBs (high byte) and $A_{0}=" 1$ " accesses 4 LSBs and trailing "0s" (low byte). |
| 12/8 (Pin 2) | $\begin{aligned} & \text { Data Mode Select } \\ & \text { (" } 11 "=12 \text { bits) } \\ & \text { ("0" }=8 \text { bits) } \\ & \hline \end{aligned}$ | When reading output data, $12 / \overline{8}=$ " 1 " enables all 12 output bits simultaneously. $12 / \overline{8}=$ " 0 " will enable the MSBs or LSBs as determined by the $\mathrm{A}_{\mathrm{O}}$ line. |

TABLE II. Control Line Functions.

| CE | $\overline{\text { CS }}$ | R/C | 12/8 | $\mathrm{A}_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\uparrow$ | 0 | 0 | X | 0 | Initiate 12-bit conversion |
| $\uparrow$ | 0 | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12-bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12-bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8-bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12-bit output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs plus 4 trailing zeroes |

TABLE III. Control Input Truth Table.

## READING OUTPUT DATA

After conversion is initiated, the output data buffers remain in a high-impedance state until the following four logic conditions are simultaneously met: R/ $\overline{\mathrm{C}}$ HIGH, STATUS LOW, CE HIGH, and $\overline{\mathrm{CS}}$ LOW. Upon satisfaction of these conditions the data lines are enabled according to the state of inputs $12 / \overline{8}$ and $\mathrm{A}_{0}$. See Figure 6 and Table V for timing relationships and specifications.
In most applications the $12 / \overline{8}$ input will be hard-wired in either the HIGH or LOW condition, although it is fully TTL and CMOS-compatible and may be actively driven if desired. When $12 / \overline{8}$ is HIGH, all 12 output lines (DB0-DB11) are enabled simultaneously for full data word transfer to a 12 -bit or 16 -bit bus. In this situation the $\mathrm{A}_{0}$ state is ignored when reading the data.

When $12 / \overline{8}$ is LOW, the data is presented in the form of two 8 -bit bytes, with selection of the byte of interest accomplished by the state of $\mathrm{A}_{0}$ during the read cycle. When $\mathrm{A}_{0}$ is LOW, the byte addressed contains the 8 MSB . When $\mathrm{A}_{0}$ is HIGH, the byte addressed contains the 4LSBs from the conversion followed by four logic zeros which have been forced by the control logic. The left-justified formats of the two 8-bit bytes are shown in Figure 7. Connection of the ADS774 to an 8-bit bus for transfer of the data is illustrated in Figure 8. The design of the ADS774 guarantees that the $\mathrm{A}_{0}$ input may be toggled at any time with no damage to the converter; the outputs which are tied together in Figure 8 cannot be enabled at the same time. The $\mathrm{A}_{0}$ input is usually driven by the least significant bit of the address bus, allowing storage of the output data word in two consecutive memory locations.


FIGURE 3. R/ $\overline{\mathrm{C}}$ Pulse Low-Outputs Enabled After Conversion.


FIGURE 4. R/典 Pulse High — Outputs Enabled Only While R/ $\overline{\mathrm{C}}$ Is High.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {HRL }}$ | Low R/C Pulse Width | 25 |  |  | ns |
| $t_{\text {DS }}$ | STS Delay from R/C̄ |  |  | 200 | ns |
| $t_{\text {HDR }}$ | Data Valid After R/C Low | 25 |  |  | ns |
| $t_{\text {HRH }}$ | High R/C Pulse Width | 100 |  |  | ns |
| $t_{\text {DDR }}$ | Data Access Time |  |  | 150 | ns |

TABLE IV. Stand-Alone Mode Timing. $\left(\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}\right.$ to $\left.\mathrm{T}_{\mathrm{MAX}}\right)$.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode <br> $t_{\text {DSC }}$ <br> $t_{\text {HEC }}$ <br> $t_{s s c}$ <br> $t_{\text {HSC }}$ <br> $t_{\text {SRC }}$ <br> $t_{\text {HRC }}$ <br> $t_{\text {SAC }}$ <br> $t_{\text {HAC }}$ | STS delay from CE <br> CE Pulse width <br> $\overline{\mathrm{CS}}$ to CE setup <br> $\overline{\mathrm{CS}}$ low during CE high <br> $R / \bar{C}$ to $C E$ setup <br> R/C low during CE high <br> $A_{0}$ to CE setup <br> $A_{O}$ valid during $C E$ high | $\begin{gathered} 50 \\ 50 \\ 50 \\ 50 \\ 50 \\ 0 \\ 50 \end{gathered}$ | $\begin{gathered} 60 \\ 30 \\ 20 \\ 20 \\ 0 \\ 20 \\ 20 \end{gathered}$ | 200 |  |
| Read Mode $t_{D D}$ $t_{\mathrm{HD}}$ $t_{\text {HL }}$ $\mathrm{t}_{\text {SSR }}$ $t_{\text {SRR }}$ $t_{\text {SAR }}$ $t_{\text {HSR }}$ $t_{\text {HRR }}$ $t_{\text {HAR }}$ $\mathrm{t}_{\mathrm{HS}}$ | Access time from CE <br> Data valid after CE low <br> Output float delay <br> $\overline{C S}$ to CE setup <br> R/C to CE setup <br> $\mathrm{A}_{\mathrm{O}}$ to CE setup <br> $\overline{C S}$ valid after CE low <br> R/C high after CE low <br> $A_{0}$ valid after CE low <br> STATUS delay after data valid | $\begin{gathered} 25 \\ \\ 50 \\ 0 \\ 50 \\ 0 \\ 0 \\ 50 \\ 75 \end{gathered}$ | $\begin{gathered} 75 \\ 35 \\ 100 \\ 0 \\ 25 \\ \\ \\ \\ 150 \end{gathered}$ | 150 <br> 150 <br> 375 |  |

TABLE V. Timing Specifications, Fully Controlled Operation. $\left(T_{A}=T_{\text {MIN }}\right.$ to $\left.T_{\text {MAX }}\right)$.


FIGURE 5. Conversion Cycle Timing.


FIGURE 6. Read Cycle Timing.

| Word 1 |  |  |  |  |  |  |  |  | Word 2 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Processor | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| Converter | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | 0 | 0 | 0 | 0 |

FIGURE 7. 12-Bit Data Format for 8 -Bit Systems.


FIGURE 8. Connection to an 8-Bit Bus.

## S/H CONTROL MODE AND ADC774 EMULATION MODE

The Emulation Mode allows the ADS774 to be dropped into most existing ADC774 sockets without changes to other system hardware or software. In existing sockets, the analog input is held stable during the conversion period so that accurate conversions can proceed, but the input can change rapidly at any time before the conversion starts. The Emulation Mode uses the stability of the analog input during the conversion period to both acquire and convert in a maximum of $8 \mu \mathrm{~s}(8.5 \mu \mathrm{~s}$ over temperature.) In fact, system throughput can be increased, since the input to the ADS774 can start slewing before the end of a conversion (after the acquisition time), which is not possible with existing ADC774s.
The Control Mode is provided to allow full use of the internal sample/hold, eliminating the need for an external sample/hold in most applications. As compared with systems using separate sample/hold and A/D, the ADS774 in the Control Mode also eliminates the need for one of the control signals, usually the convert command. The command that puts the internal sample/hold in the hold state also initiates a conversion, reducing timing constraints in many systems.
The basic difference between these two modes is the assumptions about the state of the input signal both before and during the conversion. The differences are shown in Figure 9 and Table VI. In the Control Mode, it is assumed that during the required $1.4 \mu \mathrm{~s}$ acquisition time the signal is not changing faster than the ADS774 can track. No assump-
tion is made about the input level after the convert command arrives, since the input signal is sampled and conversion begins immediately after the convert command. This means that a convert command can also be used to switch an input multiplexer or change gains on a programmable gain amplifier, allowing the input signal to settle before the next acquisition at the end of the conversion. Because aperture jitter is minimized in the Control Mode, a high input frequency can be converted without an external sample/hold.
In the Emulation Mode, a delay time is introduced between the convert command and the start of conversion to allow the ADS774 enough time to acquire the input signal before converting. This increases the effective aperture delay time from $0.02 \mu \mathrm{~s}$ to $1.6 \mu \mathrm{~s}$, but allows the ADS774 to replace the ADC774 in most circuits without additional changes. In designs where the input to the ADS774 is changing rapidly in the 200 ns prior to a convert command, system performance may be enhanced by delaying the convert command by 200 ns .
When using the ADS774 in the Emulation Mode to replace existing converters in current designs, a sample/hold amplifier often precedes the converter. In these cases, no additional delay in the convert command will be needed. The existing sample/hold will not be slewing excessively when going from the sample mode to the hold mode prior to a conversion.

In both modes, as soon as the conversion is completed the internal sample/hold circuit immediately begins slewing to track the input signal.

## INSTALLATION

## LAYOUT PRECAUTIONS

Analog (pin 9) and digital (pin 15) commons are not connected together internally in the ADS774, but should be connected together as close to the unit as possible and to an analog common ground plane beneath the converter on the component side of the board. In addition, a wide conductor pattern should run directly from pin 9 to the analog supply common, and a separate wide conductor pattern from pin 15 to the digital supply common.
If the single-point system common cannot be established directly at the converter, pin 9 and pin 15 should still be connected together at the converter. A single wide conductor pattern then connects these two pins to the system common. In either case, the common return of the analog input signal should be referenced to pin 9 of the ADC. This prevents any voltage drops that might occur in the power supply common returns from appearing in series with the input signal.
The speed of the ADS774 requires special caution regarding whichever input pin is unused. For 10 V input ranges, pin 14 ( 20 V Range) must be unconnected, and for 20 V input ranges, pin 13 ( 10 V Range) must be unconnected. In both cases, the unconnected input should be shielded with ground plane to reduce noise pickup.

In particular, the unused input pin should not be connected to any capacitive load, including high impedance switches. Even a few pF on the unused pin can degrade acquisition time.
Coupling between analog input and digital lines should be minimized by careful layout. For instance, if the lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated from each other by a pattern connected to common.
If external full scale and offset potentiometers are used, the potentiometers and associated resistors should be as close as possible to the ADS774.

## POWER SUPPLY DECOUPLING

On the ADS774, +5 V (to Pin 1) is the only power supply required for correct operation. Pin 7 is not connected internally, so there is no problem in existing ADC774 sockets where this is connected to +15 V . Pin $11\left(\mathrm{~V}_{\mathrm{EE}}\right)$ is only used as a logic input to select modes of control over the sampling function as described above. When used in an existing ADC774 socket, the -15 V on pin 11 selects the ADC774 Emulation Mode. Since pin 11 is used as a logic input, it is immune to typical supply variations.

| SYMBOL | PARAMETER | S/H CONTROL MODE (Pin 11 Connected to +5 V ) |  |  | ADC774 EMULATION MODE (Pin 11 Connected to OV to -15V) |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $t_{A Q}+t_{C}$ | Throughput Time: 12-bit Conversions 8 -bit Conversions |  | $\begin{aligned} & 8 \\ & 6 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 6.3 \end{aligned}$ |  | $\begin{aligned} & 8 \\ & 6 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 6.3 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{C}}$ | Conversion Time: 12-bit Conversions |  | 6.4 |  |  | 6.4 |  | $\mu \mathrm{s}$ |
|  | 8 -bit Conversions |  | 4.4 |  |  | 4.4 |  | $\mu \mathrm{s}$ |
| $t_{\text {AQ }}$ | Acquisition Time |  | 1.4 |  |  | 1.4 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {AP }}$ | Aperture Delay |  | 20 |  |  | 1600 |  | ns |
| $t_{J}$ | Aperture Uncertainty |  | 0.3 |  |  | 10 |  | ns |

TABLE VI. Conversion Timing, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$.


FIGURE 9. Signal Acquisition and Conversion Timing.


FIGURE 10. Unipolar Configuration.


FIGURE 11. Bipolar Configuration.

The +5 V supply should be bypassed with a $10 \mu \mathrm{~F}$ tantalum capacitor located close to the converter to promote noisefree operations, as shown in Figure 2. Noise on the power supply lines can degrade the converter's performance. Noise and spikes from a switching power supply are especially troublesome.

## RANGE CONNECTIONS

The ADS774 offers four standard input ranges: 0 V to +10 V , 0 V to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$, or $\pm 10 \mathrm{~V}$. Figures 10 and 11 show the necessary connections for each of these ranges, along with the optional gain and offset trim circuits. If a 10 V input range is required, the analog input signal should be connected to pin 13 of the converter. A signal requiring a 20 V range is connected to pin 14. In either case the other pin of the two is left unconnected. Pin 12 (Bipolar Offset) is
connected either to Pin 9 (Analog Common) for unipolar operation, or to Pin 8 ( 2.5 V Ref Out), or the external reference, for bipolar operation. Full-scale and offset adjustments are described below.
The input impedance of the ADS774 is typically $50 \mathrm{k} \Omega$ in the 20 V ranges and $12 \mathrm{k} \Omega$ in the 10 V ranges. This is significantly higher than that of traditional ADC 774 architectures, reducing the load on the input source in most applications.

## INPUT STRUCTURE

Figure 12 shows the resistor divider input structure of the ADS774. Since the input is driving a capacitor in the CDAC during acquisition, the input is looking into a high impedance node as compared with traditional ADC774 architectures, where the resistor divider network looks into a comparator input node at virtual ground.
To understand how this circuit works, it is necessary to know that the input range on the internal sampling capacitor is from 0 V to +3.33 V , and the analog input to the ADS774 must be converted to this range. Unipolar 20V range can be used as an example of how the divider network functions. In 20 V operation, the analog input goes into pin 14 . Pin 13 is left unconnected and pin 12 is connected to pin 9, analog common. From Figure 12, it is clear that the input to the capacitor array will be the analog input voltage on pin 14 divided by the resistor network ( $42 \mathrm{k} \Omega+42 \mathrm{k} \Omega \| 10.5 \mathrm{k} \Omega$ ). A 20 V input at pin 14 is divided to 3.33 V at the capacitor array, while a 0 V input at pin 14 gives 0 V at the capacitor array.
The main effect of the $10 \mathrm{k} \Omega$ internal resistor on pin 12 is to provide the same offset adjust response as that of traditional ADC774 architectures without changing the external trimpot values.

## SINGLE SUPPLY OPERATION

The ADS774 is designed to operate from a single +5 V supply, and handle all of the unipolar and bipolar input ranges, in either the Control Mode or the Emulation Mode as described above. Pin 7 is not connected internally. This is


FIGURE 12. ADS774 Input Structure.
where +12 V or +15 V is supplied on traditional ADC774s. Pin 11 , the -12 V or -15 V supply input on traditional ADC774s, is used only as a logic input on the ADS774. There is a resistor divider internally on pin 11 to reduce that input to a correct logic level within the ADS774, and this resistor will add 10 mW to 15 mW to the power consumption of the ADS774 when -15 V is supplied to pin 11 . To minimize power consumption in a system, pin 11 can be simply grounded (for Emulation Mode) or tied to +5 V (for Control Mode.)
There are no other modifications required for the ADS774 to function with a single +5 V supply.

## CALIBRATION

OPTIONAL EXTERNAL FULL-SCALE AND OFFSET ADJUSTMENTS

Offset and full-scale errors may be trimmed to zero using external offset and full-scale trim potentiometers connected to the ADS774 as shown in Figures 10 and 11 for unipolar and bipolar operation.

## CALIBRATION PROCEDUREUNIPOLAR RANGES

If external adjustments of full-scale and offset are not required, replace $\mathrm{R}_{2}$ in Figure 10 with a $50 \Omega 1 \%$ metal film resistor and connect pin 12 to pin 9, omitting the other adjustment components.

If adjustment is required, connect the converter as shown in Figure 10. Sweep the input through the end-point transition voltage ( $0 \mathrm{~V}+1 / 2 \mathrm{LSB} ;+1.22 \mathrm{mV}$ for the 10 V range, +2.44 mV for the 20 V range) that causes the output code to be DB0 ON (HIGH). Adjust potentiometer $\mathrm{R}_{1}$ until DB0 is alternately toggling ON and OFF with all other bits OFF. Then adjust full scale by applying an input voltage of nominal full-scale minus $3 / 2 \mathrm{LSB}$, the value which should cause all bits to be ON . This value is +9.9963 V for the 10 V range and +19.9927 V for the 20 V range. Adjust potentiometer $\mathrm{R}_{2}$ until bits DB1DB11 are ON and DB0 is toggling ON and OFF.

## CALIBRATION PROCEDURE—BIPOLAR RANGES

If external adjustments of full-scale and bipolar offset are not required, replace the potentiometers in Figure 11 by $50 \Omega, 1 \%$ metal film resistors.

If adjustments are required, connect the converter as shown in Figure 11. The calibration procedure is similar to that described above for unipolar operation, except that the offset adjustment is performed with an input voltage which is $1 / 2 \mathrm{LSB}$ above the minus full-scale value $(-4.9988 \mathrm{~V}$ for the $\pm 5 \mathrm{~V}$ range, -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust $\mathrm{R}_{1}$ for DB0 to toggle ON and OFF with all other bits OFF. To adjust full-scale, apply a DC input signal which is $3 / 2 \mathrm{LSB}$ below the nominal plus full-scale value $(+4.9963 \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ range, +9.9927 V for $\pm 10 \mathrm{~V}$ range) and adjust $\mathrm{R}_{2}$ for DB 0 to toggle ON and OFF with all other bits ON.

TEXAS
InsTruments

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS774JU | ACTIVE | SOIC | DW | 28 | 20 | RoHS \& Green | NIPDAU | Level-3-260C-168HRS | -40 to 85 | ADS774JU | Samples |
| ADS774JU/1K | ACTIVE | SOIC | DW | 28 | 1000 | RoHS \& Green | Call TI | Level-3-260C-168 HR | -40 to 85 | ADS774JU | Samples |
| ADS774JUE4 | ACTIVE | SOIC | DW | 28 | 20 | RoHS \& Green | NIPDAU | Level-3-260C-168HRS | -40 to 85 | ADS774JU | Samples |
| ADS774KU | ACTIVE | SOIC | DW | 28 | 20 | RoHS \& Green | Call TI | Level-3-260C-168HRS | -40 to 85 | ADS774KU | Samples |
| ADS774KU/1K | ACTIVE | SOIC | DW | 28 | 1000 | RoHS \& Green | Call TI | Level-3-260C-168 HR | -40 to 85 | ADS774KU | Samples |
| ADS774KU/1KE4 | ACTIVE | SOIC | DW | 28 | 1000 | RoHS \& Green | Call TI | Level-3-260C-168 HR | -40 to 85 | ADS774KU | Samples |
| ADS774KUE4 | ACTIVE | SOIC | DW | 28 | 20 | RoHS \& Green | Call TI | Level-3-260C-168HRS | -40 to 85 | ADS774KU | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. Tl may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TeXAS

TAPE AND REEL INFORMATION


| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter $(\mathrm{mm})$ | Reel <br> Width <br> W1 (mm) | $\begin{gathered} \mathrm{AO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { K0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS774JU/1K | SOIC | DW | 28 | 1000 | 330.0 | 32.4 | 11.35 | 18.67 | 3.1 | 16.0 | 32.0 | Q1 |
| ADS774KU/1K | SOIC | DW | 28 | 1000 | 330.0 | 32.4 | 11.35 | 18.67 | 3.1 | 16.0 | 32.0 | Q1 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS774JU/1K | SOIC | DW | 28 | 1000 | 367.0 | 367.0 | 55.0 |
| ADS774KU/1K | SOIC | DW | 28 | 1000 | 367.0 | 367.0 | 55.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | $\mathbf{L}(\mathbf{m m})$ | $\mathbf{W}(\mathbf{m m})$ | $\mathbf{T}(\boldsymbol{\mu m})$ | $\mathbf{B}(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS774JU | DW | SOIC | 28 | 20 | 507 | 12.83 | 5080 | 6.6 |
| ADS774JUE4 | DW | SOIC | 28 | 20 | 507 | 12.83 | 5080 | 6.6 |
| ADS774KU | DW | SOIC | 28 | 20 | 507 | 12.83 | 5080 | 6.6 |
| ADS774KUE4 | DW | SOIC | 28 | 20 | 507 | 12.83 | 5080 | 6.6 |

DW (R-PDSO-G28)
PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AE.
DW (R-PDSO-G28)


NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Refer to IPC7351 for alternate board design.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated


[^0]:    The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

