# **Soft-Start Controlled Load Switch**

The NCP330 is a low Ron N-channel MOSFET controlled by a soft-start sequence of 2 ms for mobile applications.

The very low  $R_{DS(on)}$  allows system supplying or battery charging up to DC 3A. The device is enable automatically if a Power Supply is connected on Vin pin (active High) and maintained off if no Vin (internal pull down).

Due to a current consumption optimization, leakage current is drastically decreased from the battery connected to the device, allowing long battery life.

#### **Features**

- 1.8 V 5.5 V Operating Range
- 30 mΩ N-MOSFET
- DC Current Up to 3 A
- Peak Current Up to 5 A
- Built-in Soft-Start 2 ms
- Reverse Voltage Protection
- Active High with Integrated Bridge
- Compliance to IEC61000-4-2 (Level 4)
   8.0 kV (Contact)
   15 kV (Air)
- ESD Ratings: Machine Model = B Human Body Model = 3
- μDFN4 1.2 x 1.6 mm
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This is a Pb-Free Device

#### **Typical Applications**

- Mobile Phones
- Tablets
- Digital Cameras
- GPS
- Computers



**Figure 1. Typical Application Circuit** 



#### ON Semiconductor®

www.onsemi.com



UDFN4 CASE 517CE





3A = Specific Device Code M = Date Code

#### **PINOUT DIAGRAM**



(Top View)

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 8 of this data sheet.

#### PIN FUNCTION DESCRIPTION

| Pin Name | Pin<br>Number | Туре   | Description                                                                                                                       |
|----------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|
| IN       | 1             | POWER  | Power–switch input voltage; connect a 1 $\mu\text{F}$ or greater ceramic capacitor from IN to GND as close as possible to the IC. |
| GND      | 2             | POWER  | Ground connection;                                                                                                                |
| EN       | 3             | INPUT  | Enable input, logic high turns on power switch.                                                                                   |
| OUT      | 4             | OUTPUT | Power–switch output; connect a 1 $\mu\text{F}$ ceramic capacitor from OUT to GND as close as possible to the IC is recommended.   |
| PAD1     |               | POWER  | Exposed pad can be connected to GND plane for dissipation purpose or any other thermal plane.                                     |

### **BLOCK DIAGRAM**



Figure 2. Block Diagram

#### **MAXIMUM RATINGS**

| Rating                                                                                                  | Symbol                             | Value             | Unit |
|---------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|------|
| IN, OUT, EN, Pins:                                                                                      | $V_{EN_{,}}V_{IN_{,}}V_{OUT}$      | -0.3 to + 7.0     | V    |
| From IN to OUT Pins: Input/Output                                                                       | V <sub>IN</sub> , V <sub>OUT</sub> | -7.0 to + 7.0     | V    |
| ESD Withstand Voltage (IEC 61000–4–2) (Note 1) (IN and OUT when bypassed with 1.0 μF capacitor minimum) | ESD IEC                            | 15 Air, 8 contact | kV   |
| Human Body Model (HBM) ESD Rating are (Notes 2 and 3)                                                   | ESD HBM                            | 4000              | V    |
| Machine Model (MM) ESD Rating are (Notes 2 and 3)                                                       | ESD MM                             | 200               | V    |
| Latch-up protection (Note 4) - Pins IN, OUT, EN                                                         | LU                                 | 100               | mA   |
| Maximum Junction Temperature Range                                                                      | TJ                                 | -40 to + 125      | °C   |
| Storage Temperature Range                                                                               | T <sub>STG</sub>                   | -40 to + 150      | °C   |
| Moisture Sensitivity (Note 5)                                                                           | MSL                                | Level 1           |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Guaranteed by design.
- 2. According to JEDEC standard JESD22-A108.
- This device series contains ESD protection and passes the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22–A114 for all pins. Machine Model (MM) ±200 V per JEDEC standard: JESD22–A115 for all pins.
- 4. Latch up Current Maximum Rating: ±100 mA per JEDEC standard: JESD78 class II.
- 5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol           | Parameter                          | Conditions                           |                | Min | Тур   | Max | Unit |
|------------------|------------------------------------|--------------------------------------|----------------|-----|-------|-----|------|
| V <sub>IN</sub>  | Operational Power Supply           |                                      |                | 1.8 |       | 5.5 | V    |
| V <sub>EN</sub>  | Enable Voltage                     |                                      |                | 0   |       | 5.5 |      |
| T <sub>A</sub>   | Ambient Temperature Range          |                                      | - 40           | 25  | + 85  | °C  |      |
| $T_J$            | Junction Temperature Range         |                                      | - 40           | 25  | + 125 | °C  |      |
| C <sub>IN</sub>  | Decoupling input capacitor         | oupling input capacitor              |                | 1   |       |     | μF   |
| C <sub>OUT</sub> | Decoupling output capacitor        | USB port per Hub                     |                | 1   |       |     | μF   |
| $R_{	heta JA}$   | Thermal Resistance Junction to Air | UDFN-4 package (Note 6)              |                |     | 170   |     | °C/W |
| lout             | Maximum DC current                 | UDFN-4 package                       |                |     |       | 3   | Α    |
| I peak           | Maximum Peak current               | 1 ms at 217 Hz (GSM calibration)     |                |     |       | 5   | Α    |
| P <sub>D</sub>   | Power Dissipation Rating (Note 7)  | T <sub>A</sub> ≤ 25°C UDFN-4 package |                |     | 0.58  |     | W    |
|                  |                                    | T <sub>A</sub> = 85°C                | UDFN-4 package |     | 0.225 |     |      |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 6. The  $R_{\theta JA}$  is dependent of the PCB heat dissipation.
- 7. The maximum power dissipation (P<sub>D</sub>) is given by the following formula:

$$P_{D} = \frac{T_{JMAX} - T_{A}}{R_{\theta JA}}$$

**ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for T<sub>A</sub> between -40°C to +85°C and T<sub>J</sub> up to + 125 °C for VIN between 1.8 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A$  = + 25 °C and  $V_{IN}$  = 5 V.

| Symbol              | Parameter                               | Conditions                                      |                                                                 | Min  | Тур | Max  | Unit |
|---------------------|-----------------------------------------|-------------------------------------------------|-----------------------------------------------------------------|------|-----|------|------|
| POWER SI            | WITCH                                   |                                                 |                                                                 |      |     |      |      |
| R <sub>DS(on)</sub> | Static drain–source on–state resistance | V <sub>IN</sub> = 3 V,<br>V <sub>IN</sub> = 5 V | T <sub>J</sub> = 25°C                                           |      | 26  |      | mΩ   |
|                     |                                         |                                                 | -40°C < T <sub>J</sub> < 125°C                                  |      |     | 50   |      |
| T <sub>R</sub>      | Output rise time                        | V <sub>IN</sub> = 5 V                           | $C_{LOAD}$ = 1 $\mu$ F,<br>$R_{LOAD}$ = 125 $\Omega$ (Note 8)   | 0.5  | 2   | 4    | ms   |
| T <sub>F</sub>      | Output fall time                        | V <sub>IN</sub> = 5 V                           | $C_{LOAD}$ = 100 $\mu$ F,<br>$R_{LOAD}$ = 40 $\Omega$ (Note 8)  |      | 4   |      | ms   |
| T <sub>on</sub>     | Gate turn on                            | V <sub>IN</sub> = 5 V                           | From Vin applied to V <sub>OUT</sub> = 10% of fully on          | 0.5  | 2   | 4    | ms   |
|                     |                                         | V <sub>IN</sub> = 3 V                           | From Vin applied to V <sub>OUT</sub> = 10% of fully on (Note 9) |      |     | 3    |      |
| ENABLE II           | NPUT EN                                 | -                                               |                                                                 | -    |     |      |      |
| V <sub>IH</sub>     | High-level input voltage                |                                                 |                                                                 | 1.15 |     |      | V    |
| $V_{IL}$            | Low-level input voltage                 |                                                 |                                                                 |      |     | 0.85 | V    |
| R <sub>pd</sub>     | En pull-down resistor                   |                                                 |                                                                 |      | 1   |      | ΜΩ   |
| R <sub>pu</sub>     | En pull-up resistor                     |                                                 |                                                                 |      | 1.5 |      | ΜΩ   |
| REVERSE-            | -LEAKAGE PROTECTION                     |                                                 |                                                                 |      |     |      |      |
| I <sub>REV</sub>    | Reverse–current protection              | V <sub>IN</sub> = 0 V, V <sub>out</sub> =       |                                                                 | 0.15 | 1   | μΑ   |      |
| QUIESCEN            | IT CURRENT                              |                                                 |                                                                 | _    |     |      |      |
| Iq                  | Current consumption No load             |                                                 |                                                                 |      | 100 | 200  | μΑ   |
|                     |                                         |                                                 |                                                                 |      |     |      |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

8. Parameters are guaranteed for C<sub>LOAD</sub> and R<sub>LOAD</sub> connected to the OUT pin with respect to the ground.

9. Guaranteed by characterization.

#### **TYPICAL CHARACTERISTICS**



0.35 (Y) 0.30 (Y) 0.30 (Y) 0.20 (Y) 0.15 (Y) 0.15 (Y) 0.15 (Y) 0.05 (Y) 0.05 (Y) 0.05 (Y) 0.05 (Y) 0.07, OUTPUT VOLTAGE (V)

Figure 3. Supply Current vs. Voltage

Figure 4. Reverse Current vs. Output Voltage





Figure 5. R<sub>DS(on)</sub> vs. V<sub>IN</sub> Voltage at 25°C

Figure 6. R<sub>DS(on)</sub> vs. V<sub>IN</sub> Voltage at 85°C





Figure 7. R<sub>DS(on)</sub> vs. V<sub>IN</sub> Voltage at -40°C

Figure 8. R<sub>DS(on)</sub> vs. I<sub>OUT</sub> at 25°C

#### TYPICAL CHARACTERISTICS



Figure 9.  $R_{DS(on)}$  vs.  $I_{OUT}$  at  $85^{\circ}C$ 

V<sub>IH</sub> vs. V<sub>IN</sub>

V<sub>IL</sub> vs. V<sub>IN</sub>

2

1.02

1.00

0.99 0.98 0.97 0.96 0.95

EN PIN THRESHOLD (V)



6

 $\label{eq:VIN} \mbox{V}_{\mbox{IN}}, \mbox{INPUT VOLTAGE (V)}$  Figure 11. Logic Threshold vs.  $\mbox{V}_{\mbox{IN}}$ 

3

4



Figure 13. T<sub>OFF</sub> Time on 75 mA Load



Figure 10. Junction Temperature vs.  $I_{\text{OUT}}$ 



Figure 12. T<sub>ON</sub> Time on 75 mA Load



Figure 14. T<sub>ON</sub> Time on 800 mA Load

### **TYPICAL CHARACTERISTICS**





Figure 15. T<sub>OFF</sub> Time on 800 mA Load

Figure 16.  $T_{ON}$  Time on 2 A Load



Figure 17. T<sub>OFF</sub> Time on 2.3 A Load

#### **FUNCTIONAL DESCRIPTION**

#### Overview

The NCP330 is a high side N-channel MOSFET power distribution switch designed to connect external voltage directly to the system. The high side MOSFET is automatically turned on if the Vin voltage is applied thanks to internal pull up connected between Vin and EN pin. The turned off is obtained by Vin removal. Due to the soft start circuitry, NCP330 is able to limit large voltage surges.

#### **Enable input**

Enable pin is an active high. The part is off when Vin is not present, limiting current consumption from battery to OUT pin.

In the other side, the part is automatically turned on when  $V_{\rm IN}$  is applied.

#### **Blocking Control**

The blocking control circuitry switches the bulk of the power NMOS. When the part is off (No  $V_{\rm IN}$  or EN tied to GND externally), the body diode limits the leakage current  $I_{\rm REV}$  from OUT to IN. In this mode, anode of the body diode is connected to IN pin and cathode is connected to OUT pin. In operating condition, anode of the body diode is connected to OUT pin and cathode is connected to IN pin preventing the discharge of the power supply.

#### **Cin Capacitor**

A IN capacitor, 1  $\mu$ F, at least, capacitor must be placed as close as possible the part to be Compliant with IEC61000–4–2 (Level 4).

#### **Cout Capacitor**

Depending on the sinking current during system start up and system turn off, a capacitor must be placed on the output. A 1  $\mu$ F is strongly recommended but can be decreased down to 100 nF if the above two sequences are well controlled and parasitic inductance connected on the Vout line is negligible.

#### APPLICATION INFORMATION

#### **Power Dissipation**

The device's junction temperature depends on different contributor factor such as board layout, ambient temperature, device environment, etc... Yet, the main contributor in term of junction temperature is the power dissipation of the power MOSFET. Assuming this, the power dissipation and the junction temperature in normal mode can be calculated with the following equations:

 $P_{D} = R_{DS(on)} \times (I_{OUT})^{2}$ 

 $P_D$  = Power dissipation (W)

 $R_{DS(on)}$  = Power MOSFET on resistance ( $\Omega$ )

 $I_{OUT}$  = Output current (A)

 $T_{J} = P_{D} \times R_{\theta,JA} + T_{A}$ 

 $T_{\rm J}$  = Junction temperature (°C

 $R_{\theta JA}$  = Package thermal resistance (°C/W)

 $T_A$  = Ambient temperature (°C)

#### **PCB** Recommendations

The NCP330 integrates an up to 3 A rated NMOS FET, and the PCB design rules must be respected to properly evacuate the heat out of the silicon. The  $\mu$ DFN4 PAD1 must be connected to ground plane to increase the heat transfer if necessary. By increasing PCB area, the R<sub>0JA</sub> of the package can be decreased, allowing higher power dissipation.

#### **ORDERING INFORMATION**

| Device       | Marking | Package   | Shipping <sup>†</sup> |  |
|--------------|---------|-----------|-----------------------|--|
| NCP330MUTBG  | 3A      | UDFN4     | 3000 / Tape & Reel    |  |
| NCV330MUTBG* | 3V      | (Pb-Free) | 3000 / Tape & Neel    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.



#### UDFN4 1.2x1.6, 0.5P CASE 517CE **ISSUE B**

#### **DATE 03 APR 2012**

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 mm FROM THE TERMINAL TIPS.
  PACKAGE DIMENSIONS EXCLUSIVE OF
- BURRS AND MOLD FLASH.



#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

= Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

#### SCALE 4:1 D Α В PIN ONE REFERENCE **DETAIL A** ALTERNATE TERMINAL CONSTRUCTIONS E С 2X 🗀 0.05 0.05 C **EXPOSED Cu** MOLD CMPD TOP VIEW **DETAIL B** 0.05 С **DETAIL B** ALTERNATE CONSTRUCTION 0.05 C C SEATING PLANE SIDE VIEW



#### **RECOMMENDED MOUNTING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: 98AON66552E Electronic versions are uncontrolled except when accessed directly from the Document Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                      |  | , ,         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|-------------|
| DESCRIPTION:                                                                                                                                                                                      | UDFN4, 1.2X1.6, 0.5P |  | PAGE 1 OF 1 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative