## UNITRODE



**UCC1889 UCC2889 UCC3889** 

# Off-line Power Supply Controller

### **FEATURES**

- Transformerless Off-line **Applications**
- Ideal Primary-side Bias Supply
- Efficient BiCMOS Design
- Wide Input Range
- Fixed or Adjustable Low Voltage Output
- Uses Low Cost SMD Inductors
- Short Circuit Protected
- **Optional Isolation Capability**

### **DESCRIPTION**

The UCC1889 controller is optimized for use as an off-line, low power, low voltage, regulated bias supply. The unique circuit topology utilized in this device can be visualized as two cascaded flyback converters, each operating in the discontinuous mode, and both driven from a single external power switch. The significant benefit of this approach is the ability to achieve voltage conversion ratios of 400V to 12V with no transformer and low internal losses.

The control algorithm utilized by the UCC1889 is to force the switch on time to be inversely proportional to the input line voltage while the switch off time is made inversely proportional to the output voltage. This action is automatically controlled by an internal feedback loop and reference. The cascaded configuration allows a voltage conversion from 400V to 12V to be achieved with a switch duty cycle greater than 10%. This topology also offers inherent short circuit protection since as the output voltage falls to zero, the switch off time approaches infinity.

The output voltage can be easily set to 12V or 18V. Moreover, it can be programmed for other output voltages less than 18V with a few additional components. An isolated version can be achieved with this topology as described further in Unitrode Application Note U-149.

#### **OPERATION**

With reference to the application diagram below, when input voltage is first applied, the Ron current into Ton is directed to Vcc where it charges the external capacitor, C3, connected to Vcc. As voltage builds on Vcc, an internal undervoltage lockout holds the circuit off and the output at DRIVE low until Vcc reaches 8.4V. At this time, DRIVE goes high turning on the power switch, Q1, and redirecting the current into Ton to the timing capacitor, CT. CT charges to a fixed threshold with a current ICHG=0.8 • (VIN - 4.5V)/Ron. Since DRIVE will only be high for as long as CT charges, the power switch on time will be inversely proportional to line voltage. This provides a constant line voltage-switch on time product.

#### TYPICAL APPLICATION



## **OPERATION** (cont.)

At the end of the on time, Q1 is turned off and the Ron current into Ton is again diverted to Vcc. Thus the current through Ron, which charges CT during the on time, contributes to supplying control power during the off time.

The power switch off time is controlled by the discharge of CT which, in turn, is programmed by the regulated output voltage. The relationship between CT discharge current, IDCHG, and output voltage is illustrated as follows:



- When VOUT = 0, the off time is infinite. This feature provides inherent short circuit protection. However, to ensure output voltage startup when the output is not a short, a high value resistor, Rs, is placed in parallel with CT to establish a minimum switching frequency.
- As Vout rises above approximately 0.7V to its regulated value, IDCHG is defined by ROFF, and therefore is equal to:

As  $V_{OUT}$  increases, IDCHG increases resulting in the reduction of off time. The frequency of operation increases and  $V_{OUT}$  rises quickly to its regulated value.

- 3. In this region, a transconductance amplifier reduces IDCHG in order to maintain VOUT in regulation.
- If Vout should rise above its regulation range, IDCHG falls to zero and the circuit returns to the minimum frequency established by Rs and Ct.

The range of switching frequencies is established by Ron, Roff, Rs, and CT as follows:

Toff = Roff • CT • 3.7V /(Vout - 0.7V)

Region 2, excluding the effects of Rs

which have a minimal impact on Toff.

The above equations assume that Vcc equals 9V. The voltage at ToN increases from approximately 2.5V to 6.5V while CT is charging. To take this into account, VIN is adjusted by 4.5V in the calculation of ToN. The voltage at Toff is approximately 0.7V.

### **DESIGN EXAMPLE**

The UCC3889 regulates a 12 volt, 1 Watt nonisolated DC output from AC inputs between 80 and 265 volts. In this example, the IC is programmed to deliver a maximum on time gate drive pulse width of 2.4 microseconds which occurs at 80 VAC. The corresponding switching frequency is approximately 100kHz at low line, and overall efficiency is approximately 50%. Additional design information is available in Unitrode Application Note U-149.



### **ABSOLUTE MAXIMUM RATINGS**

| lcc                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Current into Ton Pin                                                                                                                          |
| Voltage on Vout Pin                                                                                                                           |
| Current into Toff Pin                                                                                                                         |
| Storage Temperature65°C to +150°C                                                                                                             |
| Note: Unless otherwise indicated, voltages are referenced to ground and currents are positive into, negative out of, the specified terminals. |

## **CONNECTION DIAGRAM**



**ELECTRICAL CHARACTERISTICS** Unless otherwise stated, these specifications hold for TA = 0°C to 70°C for the UCC3889, -40°C to +85°C for the UCC2889, and -55°C to +125°C for the UCC1889. No load at DRIVE pin (CLOAD=0).

| PARAMETER                             | TEST CONDITIONS                      | MIN          | TYP  | MAX  | UNITS |
|---------------------------------------|--------------------------------------|--------------|------|------|-------|
| General                               |                                      | -            |      |      | •     |
| Vcc Zener Voltage                     | Icc < 1.5mA                          | 8.6          | 9.0  | 9.3  | V     |
| Startup Current                       | Vout = 0                             |              | 150  | 250  | μΑ    |
| Operating Current I(Vout)             | Vout = 11V, F = 150kHz               |              | 1.2  | 2.5  | mA    |
| Under-Voltage-Lockout                 |                                      |              | •    | •    | -     |
| Start Threshold                       | Vout = 0                             | 8.0          | 8.4  | 8.8  | V     |
| Minimum Operating Voltage after Start | Vout = 0                             | 6.0          | 6.3  | 6.6  | V     |
| Hysteresis                            | Vout = 0                             | 1.8          |      |      | V     |
| Oscillator                            | •                                    | <del>-</del> | •    | •    | -     |
| Amplitude                             | Vcc = 9V                             | 3.5          | 3.7  | 3.9  | V     |
| Ст to DRIVE high Propagation Delay    | Overdrive = 0.2V                     |              | 100  | 200  | ns    |
| C⊤ to DRIVE low Propagation Delay     | Overdrive = 0.2V                     |              | 50   | 100  | ns    |
| Driver                                | •                                    | -            | •    | •    | -     |
| VOL                                   | I = 20mA, Vcc = 9V                   |              | 0.15 | 0.4  | V     |
|                                       | I = 100mA, Vcc = 9V                  |              | 0.7  | 1.8  | V     |
| VOH                                   | I = -20mA, Vcc = 9V                  | 8.5          | 8.8  |      | V     |
|                                       | I = -100mA, Vcc = 9V                 | 6.1          | 7.8  |      | V     |
| Rise Time                             | CLOAD = 1nF                          |              | 35   | 70   | ns    |
| Fall Time                             | CLOAD = 1nF                          |              | 30   | 60   | ns    |
| Line Voltage Detection                |                                      |              |      |      |       |
| Charge Coefficient: ICHG / I(TON)     | VCT = 3V, DRIVE = High, I(Ton) = 1mA | 0.73         | 0.79 | 0.85 |       |
| Minimum Line Voltage for Fault        | Ron = 330k                           | 60           | 80   | 100  | V     |
| Minimum Current I(Ton) for Fault      | Ron = 330k                           |              | 220  |      | μΑ    |
| On Time During Fault                  | CT = 150pF, VLINE = Min - 1V         |              | 2    |      | μs    |
| Oscillator Restart Delay after Fault  |                                      |              | 0.5  |      | ms    |
| Vout Error Amp                        |                                      | •            |      |      |       |
| Vout Regulated 12V (ADJ Open)         | Vcc = 9V, IDCHG = I(TOFF)/2          | 11.2         | 11.9 | 12.8 | V     |
| Vout Regulated 18V (ADJ = 0V)         | Vcc = 9V, IDCHG = I(TOFF)/2          | 16.5         | 17.5 | 19.5 | V     |
| Discharge Ratio: IDCHG / I(TOFF)      | $I(TOFF) = 50\mu A$                  | 0.93         | 1.00 | 1.07 |       |
| Voltage at Toff                       | $I(TOFF) = 50\mu A$                  | 0.6          | 0.95 | 1.3  | V     |
| Regulation gm (Note 1)                | Max IDCHG = 50μA                     |              | 1.0  |      | mA/V  |
|                                       | Max IDCHG = 125μA                    | 0.8          | 1.7  | 2.9  | mA/V  |

Note 1: gm is defined as  $\frac{\Delta IDCHG}{\Delta VOUT}$  for the values of VOUT when VOUT is in regulation. The two points used to calculate gm are for IDCHG at 65% and 35% of its maximum value.

### PIN DESCRIPTIONS

**ADJ:** The ADJ pin is used to provide a 12V or an 18V regulated supply without additional external components. To select the 12V option, ADJ pin is left open. To select the 18V option, ADJ pin must be grounded. For other output voltages less than 18V, a resistor divider between VOUT, ADJ and GND is needed. Note, however, that for output voltages less than VCC, the device needs additional bootstrapping to VCC from an external source such as the line voltage. If so, precautions must be taken to ensure that total ICC does not exceed 5mA.

**CT (timing capacitor):** The signal voltage across CT has a peak-to-peak swing of 3.7V for 9V Vcc. As the voltage on CT crosses the oscillator upper threshold, DRIVE goes low. As the voltage on CT crosses the oscillator lower threshold, DRIVE goes high.

**DRIVE:** This output is a CMOS stage capable of sinking 200mA peak and sourcing 150mA peak. The output voltage swing is 0 to Vcc.

**GND (chip ground):** All voltages are measured with respect to GND.

**Toff** (regulated output control): Toff sets the discharge current of the timing capacitor through an external

resistor connected between Vout and Toff.

Ton (line voltage control): Ton serves three functions. When CT is discharging (off time), the current through Ton is routed to Vcc. When CT is charging (on time), the current through Ton is split 80% to set the CT charge time and 20% to sense minimum line voltage which occurs for a Ton current of 220 $\mu$ A. For a minimum line voltage of 80V, Ron is 330k $\Omega$ .

The CT voltage slightly affects the value of the charge current during the on time. During this time, the voltage at the Ton pin increases from approximately 2.5V to 6.5V.

Vcc (chip supply voltage): The supply voltage of the device at pin Vcc is internally clamped at 9V. Normally, Vcc is not directly powered from an external voltage source such as the line voltage. In the event that Vcc is directly connected to a voltage source for additional bootstrapping, precautions must be taken to ensure that total lcc does not exceed 5mA.

**Vout (regulated output):** The Vout pin is directly connected to the power supply output voltage. When Vout is greater than Vcc, Vout bootstraps Vcc.

### **BLOCK DIAGRAM**



## **TYPICAL WAVEFORMS**

















www.ti.com 13-Aug-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| UCC2889D         | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UCC2889                 | Samples |
| UCC2889DTR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UCC2889                 | Samples |
| UCC2889DTRG4     | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UCC2889                 | Samples |
| UCC2889N         | ACTIVE | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | UCC2889N                | Samples |
| UCC3889D         | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UCC3889                 | Samples |
| UCC3889DG4       | ACTIVE | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UCC3889                 | Samples |
| UCC3889DTR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UCC3889                 | Samples |
| UCC3889N         | ACTIVE | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UCC3889N                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

www.ti.com 13-Aug-2021

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dimonolollo dio nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| UCC2889DTR                    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC3889DTR                    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2889DTR | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |
| UCC3889DTR | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC2889D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC2889N   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UCC3889D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC3889DG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC3889N   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated