

## PRODUCT/PROCESS CHANGE NOTIFICATION

PCN IPD-PWR/13/8040 Dated 02 Aug 2013

# SOT-23 ECOPACK 2 graded moulding compound assembly capacity expansion - Nantong Fujitsu Microelectronics (China) Subcontractor.

| Table 1. | Change | Implementation | Schedule |
|----------|--------|----------------|----------|
|----------|--------|----------------|----------|

| Forecasted implementation date for change                                                       | 26-Jul-2013 |
|-------------------------------------------------------------------------------------------------|-------------|
| Forecasted availability date of samples for customer                                            | 26-Jul-2013 |
| Forecasted date for <b>STMicroelectronics</b><br>change Qualification Plan results availability | 26-Jul-2013 |
| Estimated date of changed product first shipment                                                | 01-Nov-2013 |

#### Table 2. Change Identification

| Product Identification<br>(Product Family/Commercial Product) | see attached list                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of change                                                | Package assembly location change, Testing location change                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Reason for change                                             | To increase capacity on SOT-23 package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description of the change                                     | Continuing in the program to introduce ECOPACK 2, graded Moulding<br>Compound products and in order to be ready to support the market<br>demand of Power Bipolar Transistors, the products listed in this PCN<br>will be manufactured also in Nantong Fujitsu Microelectronics (China)<br>using green resin. Products are in agreement with ST standards and<br>guarantee the same quality and the electrical characteristics as the<br>current production. Devices used for qualification are available as<br>Samples. |
| Change Product Identification                                 | By traceability code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Manufacturing Location(s)                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Table 3. List of Attachments

| Customer Part numbers list |  |
|----------------------------|--|
| Qualification Plan results |  |

| Customer Acknowledgement of Receipt                       | PCN IPD-PWR/13/8040 |
|-----------------------------------------------------------|---------------------|
| Please sign and return to STMicroelectronics Sales Office | Dated 02 Aug 2013   |
| Qualification Plan Denied                                 | Name:               |
| Qualification Plan Approved                               | Title:              |
|                                                           | Company:            |
| 🗖 Change Denied                                           | Date:               |
| Change Approved                                           | Signature:          |
| Remark                                                    |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |

| Name                | Function          |
|---------------------|-------------------|
| Mottese, Anna       | Marketing Manager |
| Aleo, Mario-Antonio | Product Manager   |
| Falcone, Giuseppe   | Q.A. Manager      |

## **DOCUMENT APPROVAL**

#### Dear Customer,

Please be informed that Power Bipolar Transistors in SOT-23 Package, currently manufactured in TSPS (KEC) Thailand Subcontractor, will be also produced in Nantong Fujitsu Microelectronics (China) using green resin.

Since Nantong Fujitsu Microelectronics does not process Hard Solder, named also Eutectics Solder, the die bonding is done with Power Glue.

The involved product series and affected packages are listed in the table below:

| Product Family            | Package | Commercial<br>Product / Series |  |
|---------------------------|---------|--------------------------------|--|
| Power Bipolar Transistors | SOT-23  | 2STRxxx                        |  |

Any other Product related to the above series, manufactured in SOT-23 package, even if not expressly included or partially mentioned in the attached table, is affected by this change.

#### Qualification program and results availability:

The reliability test report is provided in attachment to this document.

#### Samples availability:

Samples of the test vehicle devices will be available on request starting from week 30-2013. Any other sample request will be processed and scheduled by Power Transistor Division upon request.

| Product Family            | Package | Part Number - Test Vehicle |
|---------------------------|---------|----------------------------|
| Dower Dinelar Transistore | 60T 22  | 3STR1630<br>MMBTA92        |
| Power Bipolar Transistors | 501-23  | STR1550<br>STR2550         |



#### Change implementation schedule:

The production start and first shipment will be implemented according to our work in progress and materials availability:

| Product Family            | 1 <sup>st</sup> Shipment |
|---------------------------|--------------------------|
| Power Bipolar Transistors | From Week 43-2013        |

Lack of acknowledgement of the PCN within 30 days will constitute acceptance of the change. After acknowledgement, lack of additional response within the 90 days period will constitute acceptance of the change (Jedec Standard No. 46-C). In any case, first shipment may start earlier with customer written agreement.

## Marking and traceability:

Unless otherwise stated by customer specific requirement, traceability of SOT-23 graded Moulding Compound, manufactured in FUJITSU (China), will be ensured by the 1st two digits of the traceability code "GF".

Sincerely Yours.

# SOT-23 **ST** Vs **NFME** mechanical data & comparison

| ARISON |       | ST   |      |       | NFME    |       |             |
|--------|-------|------|------|-------|---------|-------|-------------|
| COMPL  |       | mm.  |      |       | mm.     |       |             |
| Dim.   | Min.  | Тур. | Max. | Min.  | Тур.    | Max.  | Dim.        |
| Α      | 0.89  |      | 1.4  | /     | /       | 1.25  | A           |
| A1     | 0     |      | 0.1  | 0     | /       | 0.15  | A1          |
| В      | 0.3   |      | 0.51 | 0.36  | /       | 0.50  | b           |
| С      | 0.085 |      | 0.18 | 0.14  | /       | 0.20  | c           |
| D      | 2.75  |      | 3.04 | 2.826 | 2.926   | 3.026 | D           |
| е      | 0.85  |      | 1.05 |       | 0.95BSC |       | e           |
| e1     | 1.7   |      | 2.1  |       | 1.90BSC |       | e1          |
| E      | 1.2   |      | 1.6  | 1.526 | 1.626   | 1.726 | E1          |
| Н      | 2.1   |      | 2.75 | 2.60  | 2.80    | 3.00  | E           |
| L      |       | 0.6  |      |       | 0.59REF |       | L1          |
| S      | 0.35  |      | 0.65 |       | /       |       | not defined |







**Reliability Report** SOT-23 ECOPACK<sup>®</sup>2 graded molding compound assembly capacity expansion – Nantong Fujitsu Microelectronics (China) Subcontractor

| General                 | Information                                           |                            | Locations                                   |
|-------------------------|-------------------------------------------------------|----------------------------|---------------------------------------------|
| Product Lines:          | MA01 / BV85 / BX09 / 0054                             | Wafer Diffusion<br>Plants: | Ang Mo Kio (Singapore)                      |
| Product Families:       | Power Bipolar Transistors                             | EWS Plants:                | Ang Mo Kio (Singapore)                      |
| P/Ns:                   | 3STR1630(MA01)STR1550(BV85)STR2550(BX09)MMBTA92(0054) | Assembly plant:            | Nantong Fujitsu<br>Microelectronics (China) |
| Product Group:          | IMS - IPD                                             | Reliability Lab:           | IMS-IPD Catania Reliability<br>Lab.         |
| Product division:       | Power Transistor Division                             |                            |                                             |
| Package:                | SOT-23                                                |                            |                                             |
| Silicon Process techn.: | PLANAR Power Bipolar                                  |                            |                                             |

#### **DOCUMENT INFORMATION**

| Version | Date      | Pages | Prepared by | Approved by | Comment     |
|---------|-----------|-------|-------------|-------------|-------------|
| 1.0     | July 2013 | 9     | C. Cappello | G.Falcone   | First issue |

Note: This report is a summary of the reliability trials performed in good faith by STMicroelectronics in order to evaluate the potential reliability risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



## TABLE OF CONTENTS

| 1 | APPLICABLE AND REFERENCE DOCUMENTS | 3 |
|---|------------------------------------|---|
| 2 | GLOSSARY                           | 3 |
| 3 | RELIABILITY EVALUATION OVERVIEW    | 3 |
|   | 3.1 OBJECTIVES                     | 3 |
|   | 3.2 CONCLUSION                     | 3 |
| 4 | DEVICE CHARACTERISTICS             | 4 |
|   | 4.1 DEVICE DESCRIPTION             | 4 |
|   | 4.2 CONSTRUCTION NOTE              | 4 |
| 5 | TESTS RESULTS SUMMARY              | 8 |
|   | 5.1 TEST VEHICLE                   | 8 |
|   | 5.2 RELIABILITY TEST PLAN SUMMARY  | 8 |
| 6 | ANNEXES 6.0                        | 9 |
|   | 6.1TESTS DESCRIPTION               | 9 |



## 1 APPLICABLE AND REFERENCE DOCUMENTS

| Document reference | Short description                                       |
|--------------------|---------------------------------------------------------|
| JESD47             | Stress-Test-Driven Qualification of Integrated Circuits |
|                    |                                                         |

### 2 GLOSSARY

| DUT | Device Under Test |
|-----|-------------------|
| SS  | Sample Size       |
| HF  | Halogen Free      |

## **<u>3 RELIABILITY EVALUATION OVERVIEW</u>**

#### 3.1 Objectives

Qualification of the SOT-23 package graded Molding Compound manufactured in Nantong Fujitsu Microelectronics (China) Subcontractor.

#### 3.2 Conclusion

Qualification Plan requirements have been fulfilled without exception. It is stressed that reliability tests have shown that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests demonstrates the ruggedness of the products and safe operation, which is consequently expected during their lifetime.



## 4 DEVICE CHARACTERISTICS

#### 4.1 **Device description**

PLANAR Power Bipolar.

## 4.2 Construction note

## D.U.T.: 3STR1630 LINE: MA01 PACKAGE: SOT-23

| Wafer/Die fab. information       |                           |  |
|----------------------------------|---------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)    |  |
| Technology                       | PLANAR Power Bipolar      |  |
| Die finishing back side          | SUPER DASP                |  |
| Die size                         | 910 x 860 μm <sup>2</sup> |  |
| Metal                            | Al/Si                     |  |
| Passivation type                 | Nitride                   |  |

| Wafer Testing (EWS) information           |                        |  |
|-------------------------------------------|------------------------|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |
| Test program                              | WPIS                   |  |

| Assembly information                |                                          |  |
|-------------------------------------|------------------------------------------|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (China) |  |
| Package description                 | SOT-23                                   |  |
| Molding compound                    | HF Epoxy Resin                           |  |
| Frame material                      | Cu                                       |  |
| Die attach process                  | Power Glue                               |  |
| Wire bonding process                | Ultrasonic                               |  |
| Wires bonding materials             | Cu 1 mils                                |  |
| Lead finishing/bump solder material | Pure Tin                                 |  |

| Final testing information |                                          |
|---------------------------|------------------------------------------|
| Testing location          | Nantong Fujitsu Microelectronics (China) |
| Tester                    | IPTEST                                   |



## D.U.T.: STR1550 LINE: BV85 PACKAGE: SOT-23

| Wafer/Die fab. information       |                           |  |
|----------------------------------|---------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)    |  |
| Technology                       | PLANAR Power Bipolar      |  |
| Die finishing back side          | SUPER DASP                |  |
| Die size                         | 900 x 860 μm <sup>2</sup> |  |
| Metal                            | Al/Si                     |  |
| Passivation type                 | Nitride                   |  |

| Wafer Testing (EWS) information           |                        |  |
|-------------------------------------------|------------------------|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |
| Test program                              | WPIS                   |  |

| Assembly information                |                                          |  |
|-------------------------------------|------------------------------------------|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (China) |  |
| Package description                 | SOT-23                                   |  |
| Molding compound                    | HF Epoxy Resin                           |  |
| Frame material                      | Cu                                       |  |
| Die attach process                  | Power Glue                               |  |
| Wire bonding process                | Ultrasonic                               |  |
| Wires bonding materials             | Cu 1 mils                                |  |
| Lead finishing/bump solder material | Pure Tin                                 |  |

| Final testing information |                                          |
|---------------------------|------------------------------------------|
| Testing location          | Nantong Fujitsu Microelectronics (China) |
| Tester                    | IPTEST                                   |



## D.U.T.: STR2550 LINE: BX09 PACKAGE: SOT-23

| Wafer/Die fab. information       |                           |  |
|----------------------------------|---------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)    |  |
| Technology                       | PLANAR Power Bipolar      |  |
| Die finishing back side          | SUPER DASP                |  |
| Die size                         | 900 x 860 μm <sup>2</sup> |  |
| Metal                            | Al/Si                     |  |
| Passivation type                 | Nitride                   |  |

| Wafer Testing (EWS) information           |                        |  |  |  |
|-------------------------------------------|------------------------|--|--|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |  |  |
| Test program                              | WPIS                   |  |  |  |

| Assembly information                |                                          |  |  |  |
|-------------------------------------|------------------------------------------|--|--|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (China) |  |  |  |
| Package description                 | SOT-23                                   |  |  |  |
| Molding compound                    | HF Epoxy Resin                           |  |  |  |
| Frame material                      | Cu                                       |  |  |  |
| Die attach process                  | Power Glue                               |  |  |  |
| Wire bonding process                | Ultrasonic                               |  |  |  |
| Wires bonding materials             | Cu 1 mils                                |  |  |  |
| Lead finishing/bump solder material | Pure Tin                                 |  |  |  |

| Final testing information |                                          |  |  |
|---------------------------|------------------------------------------|--|--|
| Testing location          | Nantong Fujitsu Microelectronics (China) |  |  |
| Tester                    | IPTEST                                   |  |  |



## D.U.T.: MMBTA92 LINE: 0054 PACKAGE: SOT-23

| Wafer/Die fab. information       |                           |  |  |  |
|----------------------------------|---------------------------|--|--|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)    |  |  |  |
| Technology                       | PLANAR Power Bipolar      |  |  |  |
| Die finishing back side          | SUPER DASP                |  |  |  |
| Die size                         | 650 x 650 μm <sup>2</sup> |  |  |  |
| Metal                            | Al/Si                     |  |  |  |
| Passivation type                 | PVAPOX                    |  |  |  |

| Wafer Testing (EWS) information           |                        |  |  |  |
|-------------------------------------------|------------------------|--|--|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |  |  |
| Test program                              | WPIS                   |  |  |  |

| Assembly information                |                                          |  |  |  |
|-------------------------------------|------------------------------------------|--|--|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (China) |  |  |  |
| Package description                 | SOT-23                                   |  |  |  |
| Molding compound                    | HF Epoxy Resin                           |  |  |  |
| Frame material                      | Cu                                       |  |  |  |
| Die attach process                  | Power Glue                               |  |  |  |
| Wire bonding process                | Ultrasonic                               |  |  |  |
| Wires bonding materials             | Cu 0.8 mils                              |  |  |  |
| Lead finishing/bump solder material | Pure Tin                                 |  |  |  |

| Final testing information |                                          |  |  |
|---------------------------|------------------------------------------|--|--|
| Testing location          | Nantong Fujitsu Microelectronics (China) |  |  |
| Tester                    | IPTEST                                   |  |  |



## 5 TESTS RESULTS SUMMARY

## 5.1 Test vehicle

| Lot # | Process/ Package | Product Line | Comments      |
|-------|------------------|--------------|---------------|
| 1     | 3STR1630         | MA01         | Power BIPOLAR |
| 2     | STR1550          | BV85         | Power BIPOLAR |
| 3     | STR2550          | BX09         | Power BIPOLAR |
| 4     | MMBTA92          | 0054         | Power BIPOLAR |

## 5.2 Reliability test plan summary

| Test    | РС   | Std ref.                          | Conditions                                                                                      | SS Steps        |        |              | Failur       | e/SS         |              | Nata |
|---------|------|-----------------------------------|-------------------------------------------------------------------------------------------------|-----------------|--------|--------------|--------------|--------------|--------------|------|
| Die Ori | ente | ed Tests                          |                                                                                                 |                 | -      | LOT1<br>MA01 | LOT2<br>BV85 | LOT3<br>BX09 | LOT4<br>0054 | Note |
|         |      |                                   | $TA = 150^{\circ}C,$                                                                            |                 | 168 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
| HTRB    | Ν    | JESD22<br>A-108                   | BIAS=24V (MA01)<br>BIAS=400V (BV85)                                                             | 77 x 4<br>lots  | 500 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      | /1100                             | BIAS=400V (BX09)<br>BIAS=160V (0054)                                                            | 1010            | 1000 H | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      |                                   |                                                                                                 |                 | 168 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
| HTSL    | Ν    | JESD22<br>A-103                   | TA = 150°C                                                                                      | 77 x 4<br>lots  | 500 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      |                                   |                                                                                                 |                 | 1000 H | 0/77         | 0/77         | 0/77         | 0/77         |      |
| Packag  | e Oı | riented Te                        | sts                                                                                             | -               |        |              | -            |              |              |      |
| PC      |      | JESD22<br>A-113                   | Drying 24 H @ 125°C<br>Store 168 H @ Ta=85°C<br>Rh=85% Oven Reflow @<br>Tpeak=260°C for 3 times | 251 x 4<br>lots | Final  | 0/251        | 0/251        | 0/251        | 0/251        |      |
| AC      | Y    | JESD22<br>A-102                   | Pa=2Atm / TA=121°C                                                                              | 77 x 4<br>lots  | 96 H   | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      |                                   |                                                                                                 |                 | 100 cy | 0/77         | 0/77         | 0/77         | 0/77         |      |
| тс      | Y    | JESD22<br>A-104                   | TA = -65°C to 150°C                                                                             | 77 x 4<br>lots  | 200 cy | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      | 71 101                            |                                                                                                 | 1010            | 500 cy | 0/77         | 0/77         | 0/77         | 0/77         |      |
| TF/IOL  | Y    | Mil-Std<br>750D<br>Method<br>1037 | ΔTC=105°C −<br>Ton/Toff=5min                                                                    | 20 x 4<br>lots  | 6Ксу   | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      |                                   | TA=85°C , RH=85% ,<br>BIAS=30V (MA01)                                                           |                 | 168 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
| H3TRB   | Y    | JESD22<br>A-101                   | BIAS=100V (BV85)                                                                                | 77 x 4<br>lots  | 500 H  | 0/77         | 0/77         | 0/77         | 0/77         |      |
|         |      |                                   | BIAS=100V (BX09)<br>BIAS=100V (0054)                                                            |                 | 1000 H | 0/77         | 0/77         | 0/77         | 0/77         |      |



## <u>6</u> <u>ANNEXES 6.0</u>

## 6.1Tests Description

| Test name                                                                                                                                                        | Description                                                                                                                                                                                                                                     | Purpose                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Die Oriented                                                                                                                                                     |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| <b>HTRB</b><br>High Temperature<br>Reverse Bias                                                                                                                  | The device is stressed in static configuration,<br>trying to satisfy as much as possible the<br>following conditions:<br>low power dissipation;<br>max. supply voltage compatible with diffusion<br>process and internal circuitry limitations; | To determine the effects of bias conditions and<br>temperature on solid state devices over time. It<br>simulates the devices' operating condition in an<br>accelerated way.<br>To maximize the electrical field across either<br>reverse-biased junctions or dielectric layers, in<br>order to investigate the failure modes linked to<br>mobile contamination, oxide ageing, layout<br>sensitivity to surface effects. |  |  |  |  |
| HTSL<br>High Temperature<br>Storage Life                                                                                                                         | The device is stored in unbiased condition at<br>the max. temperature allowed by the<br>package materials, sometimes higher than<br>the max. operative temperature.                                                                             | To investigate the failure mechanisms activated<br>by high temperature, typically wire-bonds solder<br>joint ageing, data retention faults, metal stress-<br>voiding.                                                                                                                                                                                                                                                   |  |  |  |  |
| Package Oriented                                                                                                                                                 |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| AC<br>Auto Clave                                                                                                                                                 | The device is stored in saturated steam, at fixed and controlled conditions of pressure and temperature.                                                                                                                                        | To investigate corrosion phenomena affecting die or package materials, related to chemical contamination and package hermeticity.                                                                                                                                                                                                                                                                                       |  |  |  |  |
| <b>TC</b><br>Temperature<br>Cycling                                                                                                                              | The device is submitted to cycled<br>temperature excursions, between a hot and a<br>cold chamber in air atmosphere.                                                                                                                             | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation.                                                              |  |  |  |  |
| <b>TF / IOL</b> Thermal Fatigue /<br>IntermittentThe device is submitted to cycled<br>temperature excursions generated by power<br>cycles (ON/OFF) at T ambient. |                                                                                                                                                                                                                                                 | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation.                                                              |  |  |  |  |
| H3TRB / THB<br>Temperature<br>Humidity Bias                                                                                                                      | The device is biased in static configuration<br>minimizing its internal power dissipation, and<br>stored at controlled conditions of ambient<br>temperature and relative humidity.                                                              | To evaluate the package moisture resistance<br>with electrical field applied, both electrolytic and<br>galvanic corrosion are put in evidence.                                                                                                                                                                                                                                                                          |  |  |  |  |
| <b>PC</b><br>Preconditioning                                                                                                                                     | The device is submitted to a typical temperature profile used for surface mounting devices, after a controlled moisture absorption.                                                                                                             | To verify that the surface mounting stress does<br>not impact on the subsequent reliability<br>performance. The typical failure modes are "pop<br>corn" effect and delamination.                                                                                                                                                                                                                                        |  |  |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2013 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

**57**.