SLLS052G - AUGUST 1987 - REVISED APRIL 2003

- Meet or Exceed the Requirements of TIA/EIA-422-B, TIA/EIA-485-A<sup>†</sup> and **ITU Recommendation V.11**
- High-Speed Advanced Low-Power Schottky Circuitry
- **Designed for 25-Mbaud Operation in Both** Serial and Parallel Applications
- Low Skew Between Devices ... 6 ns Max
- Low Supply-Current Requirements ... 30 mA Max
- Individual Driver and Receiver I/O Pins With Dual V<sub>CC</sub> and Dual GND
- Wide Positive and Negative Input/Output **Bus Voltage Ranges**
- Driver Output Capacity . . . ±60 mA
- **Thermal Shutdown Protection**
- **Driver Positive- and Negative-Current** Limiting
- Receiver Input Impedance . . . 12 k $\Omega$  Min •
- Receiver Input Sensitivity ... ±200 mV Max
- Receiver Input Hysteresis . . . 60 mV Typ
- **Operate From a Single 5-V Supply**
- **Glitch-Free Power-Up and Power-Down** Protection

#### description/ordering information

The SN65ALS180 and SN75ALS180 differential driver and receiver pairs are integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. They are designed for balanced transmission lines and meet TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendation V.11.

| TA            | PACKA    | GE†          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|----------|--------------|--------------------------|---------------------|
|               | PDIP (N) | Tube of 25   | SN75ALS180N              | SN75ALS180N         |
| 0°C to 70°C   | SOIC (D) | Tube of 50   | SN75ALS180D              | 75ALS180            |
|               | 301C (D) | Reel of 2500 | SN75ALS180DR             | 73AL3100            |
| 40°C to 85°C  | SOIC (D) | Tube of 50   | SN65ALS180D              | 65ALS180            |
| –40°C to 85°C | 3010 (D) | Reel of 2500 | SN65ALS180DR             | 03AL3100            |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>†</sup> These devices meet or exceed the requirements of TIA/EIA-485-A, except for the Generator Contention Test (para. 3.4.2) and the Generator Current Limit (para. 3.4.3). The applied test voltage ranges are -6 V to 8 V for the SN75ALS180 and -4 V to 8 V for the SN65ALS180.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated

| ONUSALO                   | 100 |                 | AONAOL                               |  |  |  |  |  |  |  |
|---------------------------|-----|-----------------|--------------------------------------|--|--|--|--|--|--|--|
| SN75ALS180 D OR N PACKAGE |     |                 |                                      |  |  |  |  |  |  |  |
| (TOP VIEW)                |     |                 |                                      |  |  |  |  |  |  |  |
| 1                         |     |                 | 1                                    |  |  |  |  |  |  |  |
| NC[                       | 1   | U <sub>14</sub> | ]v <sub>cc</sub>                     |  |  |  |  |  |  |  |
| R[                        | 2   | 13              | IV <sub>CC</sub><br>IV <sub>CC</sub> |  |  |  |  |  |  |  |
| RE[                       | 3   | 12              | ] A                                  |  |  |  |  |  |  |  |
| DE[                       | 4   | 11              | ]в                                   |  |  |  |  |  |  |  |
| D[                        | 5   | 10              | ]z                                   |  |  |  |  |  |  |  |
| GND[                      | 6   | 9               | ] Y                                  |  |  |  |  |  |  |  |
| GND [                     | 7   | 8               | ] NC                                 |  |  |  |  |  |  |  |
|                           |     |                 |                                      |  |  |  |  |  |  |  |

SN65ALS180...D PACKAGE

NC - No internal connection

#### SLLS052G – AUGUST 1987 – REVISED APRIL 2003

#### description/ordering information (continued)

The SN65ALS180 and SN75ALS180 combine a 3-state differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected to separate terminals for greater flexibility and are designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .

These ports feature wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

| Function Tables |        |     |      |  |  |  |  |  |  |  |
|-----------------|--------|-----|------|--|--|--|--|--|--|--|
| DRIVER          |        |     |      |  |  |  |  |  |  |  |
| INPUT           | ENABLE | OUT | PUTS |  |  |  |  |  |  |  |
| D               | DE     | Y   | Z    |  |  |  |  |  |  |  |
| Н               | Н      | Н   | L    |  |  |  |  |  |  |  |
| L               | Н      | L   | Н    |  |  |  |  |  |  |  |
| Х               | L      | Z   | Z    |  |  |  |  |  |  |  |

| RECEIVER |
|----------|
|----------|

| DIFFERENTIAL INPUTS<br>A–B                              | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|--------------|-------------|
| $V_{ID} \ge 0.2 V$                                      | L            | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.2 V$                                    | L            | L           |
| Х                                                       | н            | Z           |
| Open                                                    | L            | Н           |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)

#### logic diagram (positive logic)





SLLS052G - AUGUST 1987 - REVISED APRIL 2003

#### schematics of inputs and outputs







#### SLLS052G - AUGUST 1987 - REVISED APRIL 2003

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, $V_{CC}$ (see Note 1)<br>Voltage range at any bus terminal<br>Enable input voltage, $V_{I}$<br>Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3): D package<br>N package | -10 V to 15 V<br>5.5 V<br>86°C/W |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Operating virtual junction temperature, T <sub>J</sub>                                                                                                                                              | 150°C<br>260°C                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.

- 2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.

#### MIN NOM MAX UNIT 4.75 5.25 Vcc Supply voltage 5 V 12 v VI or VIC Voltage at any bus terminal (separately or common mode) -7 D, DE, and RE V High-level input voltage 2 ۷ін D, DE, and RE V Low-level input voltage 0.8 VIL ±12 V VID Differential input voltage (see Note 4) -60 Driver mΑ ЮН High-level output current Receiver -400 μΑ Driver 60 Low-level output current **IOL** mΑ Receiver 8 SN65ALS180 -40 85 °С TA Operating free-air temperature SN75ALS180 0 70

#### recommended operating conditions

NOTE 4: Differential-input/output bus voltage is measured at the noninverting terminal, A/Y, with respect to the inverting terminal, B/Z.



SLLS052G - AUGUST 1987 - REVISED APRIL 2003

#### DRIVERS

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                           | TEST CO                                            | MIN                                          | TYP‡              | MAX | UNIT    |    |
|-------------------|-----------------------------------------------------|----------------------------------------------------|----------------------------------------------|-------------------|-----|---------|----|
| VIK               | Input clamp voltage                                 | lı = –18 mA                                        |                                              |                   |     | -1.5    | V  |
| VO                | Output voltage                                      | IO = 0                                             |                                              | 0                 |     | 6       | V  |
| VOD1              | Differential output voltage                         | IO = 0                                             |                                              | 1.5               |     | 6       | V  |
| IVOD2             | Differential output voltage                         | R <sub>L</sub> = 100 Ω,                            | See Figure 1                                 | 1/2 VOD1<br>or 2§ |     |         | V  |
|                   |                                                     | R <sub>L</sub> = 54 Ω,                             | See Figure 1                                 | 1.5               | 2.5 | 5       |    |
| V <sub>OD3</sub>  | Differential output voltage                         | $V_{\text{test}} = -7 \text{ V to } 12 \text{ V},$ | See Figure 2                                 | 1.5               |     | 5       | V  |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage¶ | R <sub>L</sub> = 54 Ω or 100 Ω,                    | See Figure 1                                 |                   |     | ±0.2    | V  |
| V <sub>OC</sub>   | Common-mode output voltage                          | R <sub>L</sub> = 54 Ω or 100 Ω,                    | See Figure 1                                 |                   |     | 3<br>–1 | V  |
| $\Delta  V_{OC} $ | Change in magnitude of common-mode output voltage¶  | R <sub>L</sub> = 54 Ω or 100 Ω,                    | See Figure 1                                 |                   |     | ±0.2    | V  |
|                   | Output current                                      | Output disabled                                    | V <sub>O</sub> = 12 V                        |                   |     | 1       | ~^ |
| ю                 | Output current                                      | (see Note 5)                                       | $V_{O} = -7 V$                               |                   |     | -0.8    | mA |
| IН                | High-level input current                            | V <sub>I</sub> = 2.4 V                             |                                              |                   |     | 20      | μΑ |
| ΙĮĽ               | Low-level input current                             | VI = 0.4 V                                         |                                              |                   |     | -400    | μA |
|                   |                                                     | $V_{O} = -6 V$                                     | SN75ALS180                                   |                   |     | -250    |    |
|                   |                                                     | $V_{O} = -4 V$                                     | SN65ALS180                                   |                   |     | -250    |    |
| los               | Short-circuit output current#                       | VO = 0                                             | All                                          |                   |     | -150    | mA |
|                   |                                                     | VO = ACC                                           | All                                          |                   |     | 250     |    |
|                   |                                                     | V <sub>O</sub> = 8 V                               | All                                          |                   |     | 250     |    |
| ICC               | Supply current                                      | No load                                            | Driver outputs enabled,<br>Receiver disabled | 25                |     | 30      | mA |
|                   |                                                     |                                                    | Outputs disabled                             |                   | 19  | 26      |    |

<sup>†</sup> The power-off measurement in TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V,  $T_A = 25^{\circ}C$ .

§ The minimum  $V_{OD2}$  with 100- $\Omega$  load is either 1/2  $V_{OD2}$  or 2 V, whichever is greater.

 $\int \Delta |V_{OC}|$  and  $\Delta |V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

<sup>#</sup> Duration of the short circuit should not exceed one second for this test.

NOTE 5: This applies for both power on and off; refer to TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature

|                    | PARAMETER                                  | -                       | MIN                     | TYP‡         | MAX | UNIT |    |    |
|--------------------|--------------------------------------------|-------------------------|-------------------------|--------------|-----|------|----|----|
| <sup>t</sup> d(OD) | Differential output delay time             | R <sub>L</sub> = 54 Ω,  | C <sub>L</sub> = 50 pF, | See Figure 3 | 3   | 8    | 13 | ns |
|                    | Pulse skew ( $ t_{d(ODH)} - t_{d(ODL)} $ ) | RL = 54 Ω,              | C <sub>L</sub> = 50 pF, | See Figure 3 |     | 1    | 6  | ns |
| <sup>t</sup> t(OD) | Differential output transition time        | RL = 54 Ω,              | C <sub>L</sub> = 50 pF, | See Figure 3 | 3   | 8    | 13 | ns |
| <sup>t</sup> PZH   | Output enable time to high level           | RL = 110 Ω,             | See Figure 4            |              |     | 23   | 50 | ns |
| tPZL               | Output enable time to low level            | RL = 110 Ω,             | See Figure 5            |              |     | 19   | 24 | ns |
| <sup>t</sup> PHZ   | Output disable time from high level        | R <sub>L</sub> = 110 Ω, | See Figure 4            |              |     | 8    | 13 | ns |
| <sup>t</sup> PLZ   | Output disable time from low level         | R <sub>L</sub> = 110 Ω, | See Figure 5            |              |     | 8    | 13 | ns |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$  and  $T_A = 25^{\circ}C$ .

SLLS052G – AUGUST 1987 – REVISED APRIL 2003

|                         | SYMBOL EQU                              | IVALENTS                                           |
|-------------------------|-----------------------------------------|----------------------------------------------------|
| DATA-SHEET<br>PARAMETER | TIA/EIA-422-B                           | TIA/EIA-485-A                                      |
| VO                      | V <sub>oa</sub> , V <sub>ob</sub>       | V <sub>oa</sub> , V <sub>ob</sub>                  |
| VOD1                    | Vo                                      | Vo                                                 |
| VOD2                    | V <sub>t</sub> (R <sub>L</sub> = 100 Ω) | V <sub>t</sub> (R <sub>L</sub> = 54 Ω)             |
| IV <sub>OD3</sub> I     |                                         | V <sub>t</sub><br>(test termination measurement 2) |
| V <sub>test</sub>       |                                         | V <sub>tst</sub>                                   |
|                         | $  V_t  -  \overline{V}_t  $            | $  V_t  -  \overline{V}_t  $                       |
| Voc                     | V <sub>os</sub>                         | V <sub>OS</sub>                                    |
|                         | $ V_{OS} - \overline{V}_{OS} $          | $ V_{OS} - \overline{V}_{OS} $                     |
| los                     | I <sub>sa</sub>  ,  I <sub>sb</sub>     |                                                    |
| Ι <sub>Ο</sub>          | I <sub>xa</sub>  ,  I <sub>xb</sub>     | l <sub>ia</sub> , l <sub>ib</sub>                  |

#### RECEIVERS

electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                              | TE                              | MIN                                                 | TYP†  | MAX | UNIT |    |
|------------------|----------------------------------------|---------------------------------|-----------------------------------------------------|-------|-----|------|----|
| VIT+             | Positive-going input threshold voltage | V <sub>O</sub> = 2.7 V,         | I <sub>O</sub> = -0.4 mA                            |       |     | 0.2  | V  |
| V <sub>IT-</sub> | Negative-going input threshold voltage | V <sub>O</sub> = 0.5 V,         | I <sub>O</sub> = 8 mA                               | -0.2‡ |     |      | V  |
| V <sub>hys</sub> | Hysteresis voltage (VIT+ - VIT-)       |                                 |                                                     |       | 60  |      | mV |
| VIK              | Enable-input clamp voltage             | lj = -18 mA                     |                                                     |       |     | -1.5 | V  |
| ∨он              | High-level output voltage              | V <sub>ID</sub> = 200 mV,       | $I_{OH} = -400 \ \mu A$ , See Figure 6              | 2.7   |     |      | V  |
| VOL              | Low-level output voltage               | $V_{ID} = -200 \text{ mV},$     | I <sub>OL</sub> = 8 mA, See Figure 6                |       |     | 0.45 | V  |
| loz              | High-impedance-state output current    | $V_{\mbox{O}}$ = 0.4 V to 2.4 V |                                                     |       |     | ±20  | μA |
|                  | Line input current                     | Other input = 0 V               | Vj = 12 V                                           |       |     | 1    | mA |
| łı               |                                        | (see Note 6)                    | $V_{I} = -7 V$                                      |       |     | -0.8 | ША |
| ЧΗ               | High-level enable-input current        | V <sub>IH</sub> = 2.7 V         |                                                     |       |     | 20   | μA |
| ۱ <sub>IL</sub>  | Low-level enable-input current         | V <sub>IL</sub> = 0.4 V         |                                                     |       |     | -100 | μA |
| r <sub>i</sub>   | Input resistance                       |                                 |                                                     | 12    |     |      | kΩ |
| los              | Short-circuit output current           | V <sub>ID</sub> = 200 mV,       | $V_{O} = 0$                                         | -15   |     | -85  | mA |
| ICC              | Supply current                         | No load                         | Receiver outputs enabled,<br>Driver inputs disabled |       | 19  | 30   | mA |
|                  |                                        |                                 | Outputs disabled                                    |       | 19  | 26   |    |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 6: This applies for both power on and power off. Refer to TIA/EIA-485-A for exact conditions.



SLLS052G - AUGUST 1987 - REVISED APRIL 2003

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature

|                  | PARAMETER                                         | TEST CONDI                                  | TEST CONDITIONS         |   |    | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------|-------------------------|---|----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output | $V_{ID} = -1.5 V$ to 1.5 V,<br>See Figure 7 | C <sub>L</sub> = 15 pF, | 9 | 14 | 19  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | $V_{ID} = -1.5 V$ to 1.5 V,<br>See Figure 7 | C <sub>L</sub> = 15 pF, | 9 | 14 | 19  | ns   |
|                  | Skew ( tp <sub>HL</sub> – tp <sub>LH</sub>  )     | $V_{ID} = -1.5 V$ to 1.5 V,<br>See Figure 7 | C <sub>L</sub> = 15 pF, |   | 2  | 6   | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  | C <sub>L</sub> = 15 pF,                     | See Figure 8            |   | 7  | 14  | ns   |
| <sup>t</sup> PZL | Output enable time to low level                   | C <sub>L</sub> = 15 pF,                     | See Figure 8            |   | 7  | 14  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level               | C <sub>L</sub> = 15 pF,                     | See Figure 8            |   | 20 | 35  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                | C <sub>L</sub> = 15 pF,                     | See Figure 8            |   | 8  | 17  | ns   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver  $V_{\mbox{OD}}$  and  $V_{\mbox{OC}}$ 



Figure 2. Driver V<sub>OD3</sub>



SLLS052G - AUGUST 1987 - REVISED APRIL 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. CL includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  8 ns, t<sub>f</sub>  $\leq$  8





NOTES: A. CL includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

Figure 4. Driver Test Circuit and Voltage Waveforms



NOTES: A. Cl includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .





SLLS052G - AUGUST 1987 - REVISED APRIL 2003

#### PARAMETER MEASUREMENT INFORMATION



Figure 6. Receiver VOH and VOL



- NOTES: A. CL includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

Figure 7. Receiver Test Circuit and Voltage Waveforms



SLLS052G - AUGUST 1987 - REVISED APRIL 2003



#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

#### Figure 8. Receiver Test Circuit and Voltage Waveforms



SLLS052G - AUGUST 1987 - REVISED APRIL 2003



**TYPICAL CHARACTERISTICS – DRIVERS** 



Figure 11



SLLS052G - AUGUST 1987 - REVISED APRIL 2003



#### **TYPICAL CHARACTERISTICS – RECEIVERS**



SLLS052G - AUGUST 1987 - REVISED APRIL 2003



#### **TYPICAL CHARACTERISTICS – RECEIVERS**

#### **APPLICATION INFORMATION**



NOTE A: The line should terminate at both ends in its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

#### Figure 18. Typical Application Circuit





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN65ALS180D      | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65ALS180                | Samples |
| SN65ALS180DR     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65ALS180                | Samples |
| SN65ALS180DRG4   | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65ALS180                | Samples |
| SN75ALS180D      | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS180                | Samples |
| SN75ALS180DR     | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS180                | Samples |
| SN75ALS180DRE4   | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS180                | Samples |
| SN75ALS180DRG4   | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS180                | Samples |
| SN75ALS180N      | ACTIVE        | PDIP         | Ν                  | 14   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75ALS180N             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65ALS180DR                | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75ALS180DR                | SOIC | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65ALS180DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| SN75ALS180DR | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65ALS180D | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75ALS180D | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75ALS180N | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated