# Octal D Flip-Flop with Common Clock and Reset with LSTTL-Compatible Inputs

## **High-Performance Silicon-Gate CMOS**

The MC74HCT273A may be used as a level converter for interfacing TTL or NMOS outputs to High-Speed CMOS inputs.

The HCT273A is identical in pinout to the LS273.

This device consists of eight D flip-flops with common Clock and Reset inputs. Each flip-flop is loaded with a low-to-high transition of the Clock input. Reset is asynchronous and active low.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- TTL/NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 4.5 V to 5.5 V
- Low Input Current: 1.0 μA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 284 FETs or 71 Equivalent Gates
- These Devices are Pb-Free and are RoHS Compliant



Figure 1. Logic Diagram



## ON Semiconductor®

http://onsemi.com





SOIC-20W DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E

## **PIN ASSIGNMENT**

| RESET | þ | 1● | 20 | þ | $V_{CC}$ |
|-------|---|----|----|---|----------|
| Q0    | þ | 2  | 19 | Ь | Q7       |
| D0    | þ | 3  | 18 | Ь | D7       |
| D1    | þ | 4  | 17 | þ | D6       |
| Q1    | þ | 5  | 16 | þ | Q6       |
| Q2    | d | 6  | 15 | Ь | Q5       |
| D2    | þ | 7  | 14 | Ь | D5       |
| D3    | d | 8  | 13 | Ь | D4       |
| Q3    | Ь | 9  | 12 | Ь | Q4       |
| GND   | þ | 10 | 11 | þ | CLOCK    |
|       |   |    |    |   |          |

#### MARKING DIAGRAMS





SOIC-20W

TSSOP-20

A = Assembly Location WL, L = Wafer Lot

YY, Y = Year WW, W = Work Week

G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

## **FUNCTION TABLE**

| I     | Output |   |           |
|-------|--------|---|-----------|
| Reset | Clock  | D | Q         |
| L     | Х      | Х | L         |
| Н     | _      | Н | Н         |
| Н     | _      | L | L         |
| Н     | L      | Х | No Change |
| Н     | ~      | Х | No Change |

X = Don't Care Z = High Impedance

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 4 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                       | Value                         | Unit |
|------------------|-------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)           | -0.5 to +7.0                  | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)            | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)           | $-0.5$ to $V_{CC} + 0.5$      | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                       | ±20                           | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                      | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air SOIC Package†    | 500                           | mW   |
| T <sub>stg</sub> | Storage Temperature                             | - 65 to + 150                 | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds | 260                           | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $\mbox{GND} \leq (V_{in} \mbox{ or } V_{out}) \leq V_{CC}.$  Unused inputs must always be

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

## RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min         | Max             | Unit |
|------------------------------------|------------------------------------------------------|-------------|-----------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 4.5         | 5.5             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0           | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | <b>-</b> 55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | 0           | 500             | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                  |                                                   |                                                                                                  |                 | Gu              | Guaranteed Limit       |            |      |
|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|-----------------|------------------------|------------|------|
| Symbol           | Parameter                                         | Test Conditions                                                                                  | v <sub>cc</sub> | –55 to<br>25°C  | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C    | Unit |
| V <sub>IH</sub>  | Minimum High-Level Input<br>Voltage               | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out}  \le 20 \mu A$                                   | 4.5<br>5.5      | 2.0<br>2.0      | 2.0<br>2.0             | 2.0<br>2.0 | V    |
| V <sub>IL</sub>  | Maximum Low-Level Input Voltage                   | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$          | 4.5<br>5.5      | 0.8<br>0.8      | 0.8<br>0.8             | 0.8<br>0.8 | V    |
| V <sub>OH</sub>  | Minimum High-Level Output Voltage                 | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20  \mu\text{A}$                          | 4.5<br>5.5      | 4.4<br>5.4      | 4.4<br>5.4             | 4.4<br>5.4 | V    |
|                  |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$                           | 4.5             | 3.98            | 3.84                   | 3.7        |      |
| V <sub>OL</sub>  | Maximum Low–Level Output Voltage                  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                               | 4.5<br>5.5      | 0.1<br>0.1      | 0.1<br>0.1             | 0.1<br>0.1 | V    |
|                  |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$                           | 4.5             | 0.26            | 0.33                   | 0.4        |      |
| I <sub>in</sub>  | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                         | 5.5             | ±0.1            | ±1.0                   | ±1.0       | μΑ   |
| Icc              | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                     | 5.5             | 4.0             | 40                     | 160        | μΑ   |
| Δl <sub>CC</sub> | Additional Quiescent Supply Current               | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs |                 | ≥ <b>-55</b> °C | 25°C to                | 125°C      |      |
|                  | Curron                                            | $I_{out} = 0 \mu A$                                                                              | 5.5             | 2.9             | 2                      | .4         | mA   |

## AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input $t_f$ = $t_f$ = 6.0 ns)

|                                        |                                            |      | Gu             |                        |         |      |
|----------------------------------------|--------------------------------------------|------|----------------|------------------------|---------|------|
| Symbol                                 | Parameter                                  | Fig. | –55 to<br>25°C | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)   | 2, 5 | 30             | 24                     | 20      | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q      | 2, 5 | 25             | 28                     | 35      | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to Q      |      | 25             | 28                     | 35      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output | 2, 5 | 18             | 20                     | 22      | ns   |

|          |                                           | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|-------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Gate)* | 30                                      | pF |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ .

## **TIMING REQUIREMENTS** (V<sub>CC</sub> = 5.0 V $\pm 10\%$ , C<sub>L</sub> = 50 pF, Input t<sub>r</sub> = t<sub>f</sub> = 6.0 ns)

|                                 |                                                       | Guaranteed Limit |                    |     |                            |     |     |     |      |
|---------------------------------|-------------------------------------------------------|------------------|--------------------|-----|----------------------------|-----|-----|-----|------|
|                                 |                                                       |                  | -55 to 25°C ≤ 85°C |     | -55 to 25°C ≤ 85°C ≤ 125°C |     | 5°C |     |      |
| Symbol                          | Parameter                                             | Fig.             | Min                | Max | Min                        | Max | Min | Max | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock                     |                  | 10                 |     | 12                         |     | 15  |     | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data                      |                  | 3.0                |     | 3.0                        |     | 3.0 |     | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock |                  | 5.0                |     | 5.0                        |     | 5.0 |     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock                            | 2                | 12                 |     | 15                         |     | 18  |     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Set or Reset                     |                  | 12                 |     | 15                         |     | 18  |     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                     | 2                |                    | 500 |                            | 500 |     | 500 | ns   |

## **SWITCHING WAVEFORMS**



Figure 2.



Figure 3.

## **SWITCHING WAVEFORMS**





\*Includes all probe and jig capacitance

Figure 4.

Figure 5. Test Circuit



Figure 6. Expanded Logic Diagram

## **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC74HCT273ADWG   | SOIC-20<br>(Pb-Free)  | 38 Units / Rail       |
| MC74HCT273ADWR2G | SOIC-20<br>(Pb-Free)  | 1000 / Tape & Reel    |
| MC74HCT273ADTR2G | TSSOP-20<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





SOIC-20 WB CASE 751D-05 **ISSUE H** 

**DATE 22 APR 2015** 



- DIMENSIONS ARE IN MILLIMETERS.
   INTERPRET DIMENSIONS AND TOLERANCES.
- PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIMETERS |       |  |  |  |  |
|-----|-------------|-------|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |
| b   | 0.35        | 0.49  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |
| E   | 7.40        | 7.60  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |
| A   | 0 °         | 7 °   |  |  |  |  |

## **RECOMMENDED SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

## **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location

WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-20 WB  |                                                                                                                                                                         | PAGE 1 OF 1 |  |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



## TSSOP-20 WB CASE 948E ISSUE D

**DATE 17 FEB 2016** 





**DETAIL E** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K
- (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 6.40        | 6.60 | 0.252     | 0.260 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65        | BSC  | 0.026 BSC |       |
| Н   | 0.27        | 0.37 | 0.011     | 0.015 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| M   | 0°          | 8°   | 0°        | 8°    |



#### **SOLDERING FOOTPRINT**



## **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot = Year

= Work Week

= Pb-Free Package (Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■",

may or may not be present.

| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative