# Adjustable Front End Overvoltage Protection Controller with Protected Vbus Output

The NCP392B is an overvoltage front end protection and be able to disconnect the systems from its output pin in case wrong input operating conditions are detected, up to +28 V. Due to this device using internal NMOS, no external device is necessary, reducing the system cost and the PCB area of the application board.

Internal OVLO threshold is available, or can be adjusted if external resistor bridge is used (A version).

At power up ( $\overline{EN}$  pin = low level), the Vout turns on tstart time after internal timer elapsed.

Additional timer option is available in the B version for OTG supporting.

A LDO, internally connected on IN pin, provided a protected output voltage even if an over voltage is present on IN pin.

### Features

- Over-voltage Protection Up to + 28 V
- On-chip Low R<sub>DS(on)</sub> NMOS Transistors: Typical 34 mΩ
- Over-voltage Lockout (OVLO)
- Externally Adjustable OVLO (A Version)
- Protected VBUS Indicator Output VBUS\_DET
- Internal 15 ms Startup Delay
- 100 ms Start Up Delay Option (B Version)
- Shutdown EN Input
- + 100 V Surge Capability, in Compliance with IEC61000-4-5 Standard
- Compliance to IEC61000-4-2 (Level 4) 8 kV (Contact) 15 kV (Air)
- ESD Ratings: Machine Model = B (200 V) Human Body Model = 2 (2 kV)
- CSP-12 package 1.3 x 2.0 mm, 0.4 mm Pitch
- This is a Pb–Free Device

#### **Typical Applications**

- Cell Phones
- Tablets
- Camera Phones
- Digital Still Cameras
- Personal Digital Applications



# **ON Semiconductor®**

www.onsemi.com







#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information on page 9 of this data sheet.



Figure 1. Typical Application Circuit: NCP392B with Adjustable OVLO

#### Ħ INPUT OUTPUT ¥ Gate driver Ş VREF OVLO ł GND External OVLO selected 坮 Charge Pump Control logic and OVLO TSD <del>5</del>= Timer Ċ OVLO SEL Internal OVLO selected /EN /EN VIN 80 LDO Š VBUS\_DET

# FUNCTIONAL BLOCK DIAGRAM

Figure 2. Functional Block Diagram

# **PIN FUNCTION DESCRIPTION**



Figure 3. Pinout

#### Table 1. NCP392 PIN DESCRIPTION

| Pin              | Pin<br>Name  | Туре   | Description                                                                                                                                                                                                                                                                                                                                               |
|------------------|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1               | EN           | I/O    | Enable pin bar.<br>The device enters in shutdown mode when this pin is tied to a high level. In this case the output is<br>disconnected from the input.<br>To allow normal functionality, the EN pin is tied low with internal pull down.<br>This pin does not have an impact on the VBUS_DET.                                                            |
| A2,<br>A3,<br>B2 | OUT          | OUTPUT | Output voltage pins.<br>These pins follow IN pins, with debounce time, when "no fault" are detected.<br>The outputs are disconnected from the Vin power supply when the input voltage is below UVLO,<br>above OVLO threshold or internal thermal protection is exceeded.<br>The three OUT pins must be hardwired together and used for power dissipation. |
| A4,<br>B4,<br>C4 | PGND         | POWER  | Ground. The three GND pins must be hardwired together and connect to the system GND.                                                                                                                                                                                                                                                                      |
| B1               | VBUS_D<br>ET | OUTPUT | Vbus detect pin. This pin reflects Vin pin, and be in pass through mode up to regulation level. Upper this trip, this output regulates IN voltage whatever OVLO event or /EN setting.                                                                                                                                                                     |
| B3,<br>C2,<br>C3 | IN           | POWER  | Input voltage pins.<br>These pins are connected to the power supply.<br>The three IN pins must be hardwired together.                                                                                                                                                                                                                                     |
| C1               | OVLO         | INPUT  | External OVLO Adjustment. Connect external resistor bridge to OVLO pin to select a different OVLO threshold. Connect OVLO pin to GND if not used. In this case internal OVLO will be selected.                                                                                                                                                            |

#### **Table 2. MAXIMUM RATINGS**

| Rating                                                                                                                       | Symbol               | Value                                      | Unit         |
|------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------|--------------|
| Minimum Voltage (IN, OVLO to GND)                                                                                            | Vmin <sub>IN</sub>   | -0.3                                       | V            |
| Minimum Voltage (All others to GND)                                                                                          | Vmin                 | -0.3                                       | V            |
| Maximum Voltage (IN to GND)                                                                                                  | Vmax <sub>IN</sub>   | 29                                         | V            |
| Maximum Voltage (OVLO to GND)                                                                                                | Vmax <sub>OVLO</sub> | 14                                         | V            |
| Maximum Voltage (OUT to GND)                                                                                                 | Vmax <sub>OUT</sub>  | 22                                         | V            |
| Maximum Voltage (VBUS_DET to GND)                                                                                            | Vmax <sub>VBUS</sub> | 10                                         | V            |
| Maximum Voltage (All others to GND)                                                                                          | Vmax                 | 7                                          | V            |
| Maximum DC current                                                                                                           | Imax                 | 4.5                                        | А            |
| Peak input current                                                                                                           | lpeak                | 8                                          | А            |
| Thermal Resistance, Junction-to-Air                                                                                          | R <sub>0JA</sub>     | 70                                         | °C/W         |
| Operating Ambient Temperature Range                                                                                          | T <sub>A</sub>       | -40 to +85                                 | °C           |
| Storage Temperature Range                                                                                                    | T <sub>stg</sub>     | -65 to +150                                | °C           |
| Junction Operating temperature                                                                                               | ТJ                   | + 125                                      | °C           |
| ESD Withstand Voltage (IEC 61000–4–2)<br>Human Body Model (HBM), model = 2 (Note 1)<br>Machine Model (MM) model = B (Note 2) | V <sub>esd</sub>     | 15 kV air, 8 kV contact<br>2000 V<br>200 V | kV<br>V<br>V |
| Moisture Sensitivity                                                                                                         | MSL                  | Level 1                                    |              |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Human Body Model, 100 pF discharged through a 1.5 kΩ resistor following specification JESD22/A114.

2. Machine Model, 200 pF discharged through all pins following specification JESD22/A115

#### **Table 3. ELECTRICAL CHARACTERISTICS**

Min / Max limits values ( $-40^{\circ}C < T_A < +85^{\circ}C$  and  $T_J = 125^{\circ}C$ ) and  $V_{in} = +5 V$  (Unless otherwise noted). Typical values are  $T_A = +25^{\circ}C$ .

| Characteristics                                     | Symbols                             | Conditions                                                      | Min  | Тур   | Max  | Unit |
|-----------------------------------------------------|-------------------------------------|-----------------------------------------------------------------|------|-------|------|------|
| Input Voltage Range                                 | V <sub>in</sub> , V <sub>OVLO</sub> |                                                                 | 2.8  |       | 28   | V    |
| Under voltage Lockout                               | UVLO                                | V <sub>in</sub> rising                                          |      |       | 2.8  | V    |
| Under voltage Lockout hysteresis                    | UVLO <sub>hyst</sub>                | V <sub>in</sub> falling                                         | 40   | 60    | 80   | mV   |
| Internal Over voltage Lockout<br>threshold NCP392BR | OVLO                                | V <sub>in</sub> rising (Note 3)<br>OVLO pin tied to GND<br>25°C | 5.9  | 5.95  | 6    | V    |
| Internal Over voltage Lockout<br>hysteresis         | OVLO <sub>hyst</sub>                | V <sub>in</sub> falling                                         | 1.5  |       | 2.5  | %    |
| External OVLO Reference                             | OVLO_EXT                            |                                                                 | 1.18 | 1.221 | 1.26 | V    |
| External Adjustable OVLO                            |                                     |                                                                 | 4    |       | 20   | V    |
| Over-Voltage Lockout Hysteresis                     | OVLO <sub>EXThyst</sub>             | V <sub>in</sub> falling                                         |      | 2     |      | %    |
| External OVLO select                                | OVLO <sub>SEL</sub>                 |                                                                 | 0.2  |       | 0.3  | V    |
| Vin versus Vout Resistance                          | R <sub>DSon</sub>                   | $V_{in}$ = 5 V, /EN = GND, -40°C < T <sub>J</sub> < 125°C       |      | 34    | 50   | mΩ   |
| Supply Quiescent Current                            | ldd                                 | No load. /EN = 0.4 V                                            |      | 90    | 200  | μΑ   |
| Standby Current                                     | Istb                                | No load. /EN = 1.2 V,<br>No load on VBUS_DET                    |      |       | 150  | μΑ   |
| OVLO select leakage                                 | I <sub>OVLO</sub>                   |                                                                 |      |       | 100  | nA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
Please contact your ON Semiconductor representative for additional OVLO threshold. Electrical parameters are guaranteed by correlation across the full range of temperature.

Table 3. ELECTRICAL CHARACTERISTICSMin / Max limits values (-40°C <  $T_A$  < +85°C and  $T_J$  = 125°C) and  $V_{in}$  = +5 V (Unless otherwise noted). Typical values are  $T_A$  = +25°C.

| Characteristics                      | Symbols               | Conditions                                                                           | Min            | Тур | Max             | Unit |
|--------------------------------------|-----------------------|--------------------------------------------------------------------------------------|----------------|-----|-----------------|------|
| VBUS_DET (A Version)                 |                       | ·                                                                                    |                |     |                 | -    |
| VBUS_DET Regulation                  | VBUS <sub>THRES</sub> | V <sub>in</sub> > VBUS <sub>THRES</sub>                                              | 6.5            |     | 9               | V    |
| VBUS_DET Pass Through                |                       | V <sub>in</sub> < VBUS <sub>THRES</sub> , I load 1 mA                                | $V_{in} - 0.2$ |     | V <sub>in</sub> | V    |
| VBUS_DET ron                         | LDO <sub>RON</sub>    |                                                                                      |                | 60  |                 | Ω    |
| VBUS_DET Current                     |                       |                                                                                      |                | 1.5 |                 | mA   |
| LOGIC                                |                       |                                                                                      |                |     |                 |      |
| EN Voltage High                      | Vih                   |                                                                                      | 1.2            |     |                 | V    |
| EN Voltage Low                       | Vil                   |                                                                                      |                |     | 0.4             | V    |
| EN Pull-down                         | EN <sub>pd</sub>      |                                                                                      |                | 100 |                 | kΩ   |
| TIMINGS                              |                       |                                                                                      |                |     |                 |      |
| Start up Time                        | t <sub>START</sub>    | From $V_{in}$ > 2.8 V to 10% $V_{out}$ /EN low                                       |                | 15  |                 | ms   |
| Enable time                          | t <sub>EN</sub>       | $V_{\text{in}}$ present, From /EN high to low, 10% $V_{\text{out}}$                  |                | 15  |                 | ms   |
| Soft start                           | t <sub>RISE</sub>     | From 10% to 90% of $V_{out},$ C load 100 $\mu\text{F},$ Rload, 100 $\Omega,$ /EN low |                | 1   |                 | ms   |
| VBUS_DET rise time t <sub>VBUS</sub> |                       | /EN low, From Vin applied to 90%<br>VBUS_DET, 4.7 μF load                            |                | 3.5 | 5.5             | ms   |
| Turn off time                        | t <sub>OFF</sub>      | Surge off time                                                                       |                | 100 |                 | ns   |
| Disable time                         | t <sub>DIS</sub>      | From EN >1.2 V to 90% V <sub>out.</sub> No load                                      |                | 20  |                 | μs   |
| OVLO turn off time                   | t <sub>OVLO</sub>     | V <sub>in</sub> rising 2 V/μs                                                        |                | 1.5 |                 | μs   |
| TSD                                  | ÷                     | •                                                                                    | -              |     | -               |      |
| Thermal shutdown                     | TSD                   |                                                                                      |                | 140 |                 | °C   |

| Thermal shutdown          | TSD       |  | 140 | °C |
|---------------------------|-----------|--|-----|----|
| Thermal shutdown rearming | TSD rearm |  | 115 | °C |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Please contact your ON Semiconductor representative for additional OVLO threshold.

Electrical parameters are guaranteed by correlation across the full range of temperature.

### Operation

The NCP392B provides over-voltage protection for positive voltage surge, up to +28 V. An additional clamp, between IN and GND, protects the part against surge test, following IEC 61000–4–5 standard. A protected VBUS\_DET output pin provides a secondary supply for the platform biasing.

## Under-voltage Lockout (UVLO)

To ensure proper operation under any conditions, the device has a built-in under-voltage lock out (UVLO) circuit. This circuit has a built-in hysteresis to provide noise immunity to transient conditions.

### Over-voltage Lockout (OVLO)

To protect connected systems on Vout pin from over-voltage, the device has a built-in over-voltage lock out (OVLO) circuit. During over-voltage condition, the output remains disabled until the input voltage is above OVLO – hysteresis.





To select the internal OVLO threshold, the OVLO pin must be externally tied to GND.



Figure 5. External Connection to GND of OVLO

If OVLO pin is not grounded, and by adding external bridge resistor on OVLO pin, between IN and GND, overvoltage protection can be adjusted as following:

$$NEW_OVLO_{TH} = \frac{OVLO_{EXT} \times (R_1 + R_2)}{R_2} \quad (eq. 1)$$

With:  $OVLO_{EXT} = 1.221$  V Typical (OVLO External Reference)



Figure 6. External Connection to Resistor Bridge of OVLO

Example: NEW\_OVLO<sub>TH</sub> target 12 V.

(eq. 2)  
R1 = R2 × 
$$\left(\frac{\text{OVLO}}{1.221} - 1\right)$$
 = R2 ×  $\left(\frac{12}{1.221} - 1\right)$  = 8.828 × R2

Taking into account external input bridge doesn't have excessive current consumption, and 1% is recommended:

R2 arbitrarily fixed at 1.05 M $\Omega$ . R1 = 9.269 M $\Omega$  (9.31 M $\Omega$  standard value) Obtained typical OVLO = 12.04 V

 $C_1$  and  $C_2$  should be selected in such a way that the time constant  $R_1C_1 = R_2C_2$ .



Figure 7. OVLO<sub>EXT</sub>, TSD Modes

#### **EN** Inputs and Production Mode

To enable normal operation, the  $\overline{\text{EN}}$  pin has to be at low level. Internal pull down is embedded in the part.

A high level on the  $\overline{\text{EN}}$  pin, disconnects OUT pin from IN pin.

| OV  | P State | OVLO EXT                       |      |  |
|-----|---------|--------------------------------|------|--|
|     | 9392Bx  | Low                            | High |  |
| /EN | Low     | ON T <sub>start</sub><br>15 ms | OFF  |  |
|     | High    | OFF                            | OFF  |  |

#### **Thermal Shutdown Protection**

In case of internal overheating, the integrated thermal shutdown (TSD) protection allows to open the internal MOSFET in order to instantaneously decrease the device temperature.

Embedded hysteresis allows to reengage the MOSFET when the junction temperature decreases.

If the fault event is still present, the temperature increases again and engages the thermal shutdown one more time until fault event disappeared.

#### **PCB Recommendations**

To limit internal power dissipation, PCB routing must be carefully done to improve current capability.

The NCP392B is declined in a CSP package. So power dissipation can be decreased on each pin connection but main thermal area must be as large as possible around IN and OUT pins. Taking into account and respectively, four IN and OUT pins must be hardwired together on the PCB.

Maximum power dissipation can be calculated with following formula:

$$T_J - T_A = R_{\theta JA} \times P_d$$
 (eq. 3)

T<sub>J</sub>: junction temperature

T<sub>A</sub>: ambient temperature

 $R_{\theta JA}\!\!:$  thermal resistance of the junction to air through the case and board.

 $P_d$ : power dissipation =  $R_{DS(on)} \times I^2$ 

#### ESD Tests

The NCP392B fully supports the IEC61000–4–2, level 4 (Input pin, 1  $\mu$ F mounted on board).

That means, in Air condition,  $V_{in}$  has a ±15 kV ESD protected input. In Contact condition,  $V_{in}$  has ±8 kV ESD protected input.

Please refer to the Figure 8 to see the IEC 61000–4–2 electrostatic discharge waveform.



Figure 8. I<sub>peak</sub> = f(t) / IEC61000-4-2

#### **ORDERING INFORMATION**

| Device         | Marking | Option      | Package            | Shipping <sup>†</sup> |
|----------------|---------|-------------|--------------------|-----------------------|
| NCP392BRFCCT1G | 392BR   | OVLO 5.95 V | WLCSP<br>(Pb-Free) | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1.31

DATE 02 JUL 2014





3

**BOTTOM VIEW** 

#### RECOMMENDED **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER:                                                                  | 98AON80460F Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                                                                                                                                                                                                                                                                               |                                                       |  |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|
| DESCRIPTION:                                                                      | DESCRIPTION: WLCSP12, 1.3X2.0 PAGE 1 O                                                                                                                                                       |                                                                                                                                                                                                                                                                                                               |                                                       |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto                                                                                                  | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>icidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>r circuit, and specifically |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative