

# ISO7741E-Q1 Grade 0, High-Speed, Robust-EMC Reinforced Quad-Channel Digital **Isolator**

#### 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature Grade 0: –40°C to 150°C ambient operating temperature
- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- 100 Mbps data rate
- Robust isolation barrier:
  - >100-year projected lifetime at 1500 V<sub>RMS</sub> working voltage
  - Up to 5000 V<sub>RMS</sub> isolation rating
  - Up to 12.8 kV surge capability
  - ±100 kV/µs typical CMTI
- Wide supply range: 2.25 V to 5.5 V
- 2.25-V to 5.5-V level translation
- Default output high (ISO7741) and low (ISO7741F) options
- Low power consumption, typical 1.5 mA per channel at 1 Mbps
- Low propagation delay: 10.7 ns typical (5-V Supplies)
- Robust electromagnetic compatibility (EMC)
  - System-level ESD, EFT, and surge immunity
  - ±8 kV IEC 61000-4-2 contact discharge protection across isolation barrier
  - Low emissions
- Wide-SOIC (DW-16) package
- Safety-related certifications:
  - DIN VDE V 0884-11:2017-01
  - UL 1577 component recognition program
  - CSA, CQC, and TUV certifications

#### 2 Applications

- Hybrid, electric and powertrain system (EV/HEV)
  - Battery management system (BMS)
  - On-board charger
  - Traction inverter
  - DC/DC converter
  - Inverter and motor control
- **Body electronics** 
  - Automotive parking heater module
  - HVAC compressor module
  - **HVAC** control module

- HVAC sensor
- Interior heater module

## 3 Description

The ISO7741E-Q1 automotive device is a grade 0, high-performance, quad-channel digital isolator with 5000 V<sub>RMS</sub> isolation ratings per UL 1577. This device has reinforced insulation ratings according to VDE, CSA, TUV and CQC. The high temperature range up to 150°C makes this device suitable for applications like belt starter generators, water pumps, cooling fans, soot sensors etc., which may experience greater than 125°C ambient temperature.

ISO7741E-Q1 device provide electromagnetic immunity and low emissions at low power consumption, while isolating CMOS LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by a double capacitive silicon dioxide (SiO 2) insulation barrier. This device comes with enable pins which can be used to put the respective outputs in high impedance for multi-master driving applications and to reduce power consumption. The ISO7741E-Q1 device has three forward and one reverse-direction channels . If the input power or signal is lost, default output is high for devices without suffix F and low for devices with suffix F. See the Device Functional Modes section for further details.

## **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| ISO7741E-Q1 | SOIC (DW) | 10.30 mm × 7.50 mm |



V<sub>CCI</sub>=Input supply, V<sub>CCO</sub>=Output supply GNDI=Input ground, GNDO=Output ground

#### Simplified Schematic



# **Table of Contents**

| 1 Features1                                            | 7.14 Supply Current Characteristics—2.5-V Supply 11    |
|--------------------------------------------------------|--------------------------------------------------------|
| 2 Applications1                                        | 7.15 Switching Characteristics—5-V Supply12            |
| 3 Description1                                         | 7.16 Switching Characteristics—3.3-V Supply12          |
| 4 Revision History2                                    | 7.17 Switching Characteristics—2.5-V Supply13          |
| 5 Description Continued3                               | 7.18 Insulation Characteristics Curves14               |
| 6 Pin Configuration and Functions3                     | 7.19 Typical Characteristics15                         |
| 6.1 Pin Functions4                                     | 8 Detailed Description19                               |
| 7 Specifications5                                      | 8.1 Overview19                                         |
| 7.1 Absolute Maximum Ratings5                          | 8.2 Functional Block Diagram19                         |
| 7.2 ESD Ratings5                                       | 8.3 Feature Description20                              |
| 7.3 Recommended Operating Conditions5                  | 8.4 Device Functional Modes21                          |
| 7.4 Thermal Information6                               | 9 Layout27                                             |
| 7.5 Power Rating6                                      | 9.1 Layout Guidelines27                                |
| 7.6 Insulation Specifications7                         | 9.2 Layout Example27                                   |
| 7.7 Safety-Related Certifications8                     | 10 Device and Documentation Support28                  |
| 7.8 Safety Limiting Values8                            | 10.1 Documentation Support28                           |
| 7.9 Electrical Characteristics—5-V Supply9             | 10.2 Related Links28                                   |
| 7.10 Supply Current Characteristics—5-V Supply9        | 10.3 Receiving Notification of Documentation Updates28 |
| 7.11 Electrical Characteristics—3.3-V Supply10         | 10.4 Community Resources28                             |
| 7.12 Supply Current Characteristics—3.3-V Supply 10    | 10.5 Trademarks28                                      |
| 7.13 Electrical Characteristics—2.5-V Supply11         |                                                        |
|                                                        |                                                        |
|                                                        |                                                        |
| 4 Revision History                                     |                                                        |
|                                                        |                                                        |
| NOTE: Page numbers for previous revisions may differ f | rom page numbers in the current version.               |
| Changes from Revision A (November 2019) to Revisi      | ion B (October 2020) Page                              |

Changed device status to production data ......1

Changes from Revision \* (September 2019) to Revision A (November 2019)



# **5 Description Continued**

Used in conjunction with isolated power supplies, these devices help prevent noise currents on data buses, such as CAN, or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of the ISO7741E-Q1 device have has been significantly enhanced to ease system-level ESD, EFT, surge, and emissions compliance. The ISO7741E-Q1 deviceis available in 16-pin SOIC package.

# **6 Pin Configuration and Functions**





Figure 6-1. ISO7741E-Q1 DW Package 16-Pin SOIC-WB Top View

# **6.1 Pin Functions**

|                  | PIN    |                | PIN                                                                                                                      |  | PIN |  | DESCRIPTION |
|------------------|--------|----------------|--------------------------------------------------------------------------------------------------------------------------|--|-----|--|-------------|
| NAME             | NUMBER | I/O            | DESCRIPTION                                                                                                              |  |     |  |             |
| EN1              | 7      | I              | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |  |     |  |             |
| EN2              | 10     | I              | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |  |     |  |             |
| GND1             | 2      |                | Ground connection for V <sub>CC1</sub>                                                                                   |  |     |  |             |
| 8                |        |                | Ground connection for V <sub>CC1</sub>                                                                                   |  |     |  |             |
| GND2             |        |                | Ground connection for V <sub>CC2</sub>                                                                                   |  |     |  |             |
| GND2             | 15     | ] <del>-</del> | Ground connection for V <sub>CC2</sub>                                                                                   |  |     |  |             |
| INA              | 3      | ı              | Input, channel A                                                                                                         |  |     |  |             |
| INB              | 4      | ı              | Input, channel B                                                                                                         |  |     |  |             |
| INC              | 5      | I              | Input, channel C                                                                                                         |  |     |  |             |
| IND              | 11     | I              | Input, channel D                                                                                                         |  |     |  |             |
| OUTA             | 14     | 0              | Output, channel A                                                                                                        |  |     |  |             |
| OUTB             | 13     | 0              | Output, channel B                                                                                                        |  |     |  |             |
| OUTC             | 12     | 0              | Output, channel C                                                                                                        |  |     |  |             |
| OUTD             | 6      | 0              | Output, channel D                                                                                                        |  |     |  |             |
| V <sub>CC1</sub> | 1      | _              | Power supply, side 1                                                                                                     |  |     |  |             |
| V <sub>CC2</sub> | 16     | _              | Power supply, side 2                                                                                                     |  |     |  |             |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

#### See (1)

|                                     |                               | MIN  | MAX                                   | UNIT |
|-------------------------------------|-------------------------------|------|---------------------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage <sup>(2)</sup> | -0.5 | 6                                     | V    |
| V                                   | Voltage at INx, OUTx, ENx     | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V    |
| Io                                  | Output current                | -15  | 15                                    | mA   |
| T <sub>J</sub>                      | Junction temperature          |      | 175                                   | °C   |
| T <sub>stg</sub>                    | Storage temperature           | -65  | 150                                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.
- (3) Maximum voltage must not exceed 6 V.

## 7.2 ESD Ratings

|                    |                         |                                                                                            | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 3A | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level C6            | ±1500 | V    |
|                    |                         | Contact Discharge per IEC 61000-4-2<br>Isolation Barrier Withstand Test <sup>(2)</sup> (3) | ±8000 |      |

- (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
- (2) IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device.
- (3) Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device.

# 7.3 Recommended Operating Conditions

|                                     |                                  |                                       | MIN                                   | NOM | MAX                    | UNIT |
|-------------------------------------|----------------------------------|---------------------------------------|---------------------------------------|-----|------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                   |                                       | 2.25                                  |     | 5.5                    | V    |
| V <sub>CC(UVLO+)</sub>              | UVLO threshold when supply volta | age is rising                         |                                       | 2   | 2.25                   | V    |
| V <sub>CC(UVLO-)</sub>              | UVLO threshold when supply volta | age is falling                        | 1.7                                   | 1.8 |                        | V    |
| V <sub>HYS(UVLO)</sub>              | Supply voltage UVLO hysteresis   | Supply voltage UVLO hysteresis        |                                       | 200 |                        | mV   |
|                                     |                                  | V <sub>CCO</sub> <sup>(1)</sup> = 5 V | -4                                    |     |                        | mΛ   |
| I <sub>OH</sub>                     | High-level output current        | V <sub>CCO</sub> = 3.3 V              | -2                                    |     |                        | mA   |
|                                     |                                  | V <sub>CCO</sub> = 2.5 V              | -1                                    |     |                        |      |
|                                     |                                  | V <sub>CCO</sub> = 5 V                |                                       |     | 4                      |      |
| I <sub>OL</sub>                     | Low-level output current         | V <sub>CCO</sub> = 3.3 V              |                                       |     | 2                      | mA   |
|                                     |                                  | V <sub>CCO</sub> = 2.5 V              |                                       |     | 1                      |      |
| V <sub>IH</sub>                     | High-level input voltage         |                                       | 0.7 × V <sub>CCI</sub> <sup>(1)</sup> |     | V <sub>CCI</sub>       | V    |
| V <sub>IL</sub>                     | Low-level input voltage          |                                       | 0                                     |     | 0.3 × V <sub>CCI</sub> | V    |
| DR                                  | Data rate                        |                                       | 0                                     |     | 100                    | Mbps |
| T <sub>A</sub>                      | Ambient temperature              |                                       | -40                                   | 25  | 150                    | °C   |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



## 7.4 Thermal Information

|                           |                                              | ISO7741E-Q1 |      |
|---------------------------|----------------------------------------------|-------------|------|
|                           | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC)   | UNIT |
|                           |                                              | 16 Pins     |      |
| R <sub>0JA</sub>          | Junction-to-ambient thermal resistance       | 83.4        | °C/W |
| R <sub>θJC(top)</sub>     | Junction-to-case(top) thermal resistance     | 46          | °C/W |
| R <sub>0JB</sub>          | Junction-to-board thermal resistance         | 48          | °C/W |
| Ψлт                       | Junction-to-top characterization parameter   | 19.1        | °C/W |
| ΨЈВ                       | Junction-to-board characterization parameter | 47.5        | °C/W |
| R <sub>0</sub> JC(bottom) | Junction-to-case(bottom) thermal resistance  | _           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.5 Power Rating

| PARAMETER       |                                     | TEST CONDITIONS                                                                                                                           | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D</sub>  | Maximum power dissipation           |                                                                                                                                           |     |     | 200 | mW   |
| P <sub>D1</sub> | Maximum power dissipation by side-1 | $V_{CC1} = V_{CC2} = 5.5 \text{ V}$ , $T_J = 175^{\circ}\text{C}$ , $C_L = 15 \text{ pF}$ , Input a 50-<br>MHz 50% duty cycle square wave |     |     | 75  | mW   |
| P <sub>D2</sub> | Maximum power dissipation by side-2 |                                                                                                                                           |     |     | 125 | mW   |



# 7.6 Insulation Specifications

|                   |                                                     |                                                                                                                                                                                                                                                  | VALUE             |                  |
|-------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|
|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                                                  | DW-16             | UNIT             |
| CLR               | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                                                                                                                                                               | >8                | mm               |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                                                                                                                                                                | >8                | mm               |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                                                                                                        | >21               | mm               |
| CTI               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                                            | >600              | V                |
|                   | Material group                                      | According to IEC 60664-1                                                                                                                                                                                                                         | I                 |                  |
|                   |                                                     | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                                                                       | I-IV              |                  |
|                   | Overvoltage category per IEC 60664-1                | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                                       | I-IV              |                  |
|                   |                                                     | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                      | 1-111             | 1                |
| DIN VDE           | V 0884-11:2017-01 <sup>(2)</sup>                    |                                                                                                                                                                                                                                                  |                   |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                                                                                             | 2121              | V <sub>PK</sub>  |
| $V_{IOWM}$        | Maximum working isolation voltage                   | AC voltage; Time dependent dielectric breakdown (TDDB) Test; See Figure 9-7                                                                                                                                                                      | 1500              | V <sub>RMS</sub> |
|                   |                                                     | DC voltage                                                                                                                                                                                                                                       | 2121              | V <sub>DC</sub>  |
| $V_{\text{IOTM}}$ | Maximum transient isolation voltage                 | $V_{TEST} = V_{IOTM}$ ,<br>t = 60  s (qualification);<br>$V_{TEST} = 1.2 \text{ x } V_{IOTM}$ ,<br>t = 1  s  (100%  production)                                                                                                                  | 8000              | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 62368-1, 1.2/50 µs waveform, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> (qualification)                                                                                                                                     | 8000              | V <sub>PK</sub>  |
|                   |                                                     | Method a, After Input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \text{ x } V_{IORM}$ , $t_m = 10 \text{ s}$                                                                            | ≤5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                      | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \text{ x } V_{IORM}$ , $t_m = 10 \text{ s}$                                                                                   | ≤5                | pC               |
|                   |                                                     | Method b1; At routine test (100% production) and preconditioning (type test) $V_{\text{ini}} = 1.2 \text{ x } V_{\text{IOTM}}, t_{\text{ini}} = 1 \text{ s}; \\ V_{\text{pd(m)}} = 1.875 \text{ x } V_{\text{IORM}}, t_{\text{m}} = 1 \text{ s}$ | ≤5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 x sin (2pft), f = 1 MHz                                                                                                                                                                                                    | ~1                | pF               |
|                   |                                                     | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                                   | >10 <sup>12</sup> |                  |
| $R_{IO}$          | Isolation resistance <sup>(5)</sup>                 | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                                                          | >10 <sup>11</sup> | Ω                |
|                   |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                                | >10 <sup>9</sup>  | 1                |
|                   | Pollution degree                                    |                                                                                                                                                                                                                                                  | 2                 |                  |
|                   | Climatic category                                   |                                                                                                                                                                                                                                                  | 40/150/21         |                  |
| UL 1577           |                                                     |                                                                                                                                                                                                                                                  |                   |                  |
| V <sub>ISO</sub>  | Maximum withstanding isolation voltage              | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \text{ x } V_{ISO}$ , t = 1 s (100% production)                                                                                                                              | 5000              | V <sub>RMS</sub> |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-terminal device.

#### 7.7 Safety-Related Certifications

| VDE                                                                                                                                                                               | CSA                                                                                                                                                                                                                                                                                                                                     | UL                                                           | CQC                                                                                                                 | TUV                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to DIN<br>VDE V 0884-11:2017-01                                                                                                                               | Certified according to IEC 60950-1, IEC 62368-1 and IEC 61010-1                                                                                                                                                                                                                                                                         | Recognized under UL 1577<br>Component Recognition<br>Program | Certified according to GB<br>4943.1-2011                                                                            | Certified according to EN<br>61010-1:2010 (3rd Ed) and<br>EN 60950-1:2006/A2:2013                                                                                                                                       |
| Maximum transient isolation voltage, 8000 V <sub>PK</sub> Maximum repetitive peak isolation voltage, 2121 V <sub>PK</sub> ; Maximum surge isolation voltage, 8000 V <sub>PK</sub> | Reinforced insulation per CSA 60950-1-07+A1+A2, IEC 60950-1 2nd Ed.+A1+A2, CSA 62368-1-14 and IEC 62368-1:2014 800 V <sub>RMS</sub> max working voltage (pollution degree 2, material group I); Reinforced insulation per CSA 61010-1-12+A1 and IEC 61010-1 3rd Ed. 300 V <sub>RMS</sub> max working voltage (overvoltage category III) | Single protection, 5000 V <sub>RMS</sub>                     | Reinforced Insulation, Altitude<br>\$ 5000 m, Tropical Climate,<br>700 V <sub>RMS</sub> maximum working<br>voltage; | 5000 V <sub>RMS</sub> Reinforced insulation per EN 61010-1:2010 (3rd Ed) up to working voltage of 600 V RMS  5000 V <sub>RMS</sub> Reinforced insulation per EN 60950-1:2006/A2:2013 up to working voltage of 800 V RMS |
| Certificate number: 40040142                                                                                                                                                      | Master contract number: 220991                                                                                                                                                                                                                                                                                                          | File number: E181974                                         | Certificate number:<br>CQC15001121716                                                                               | Client ID number: 77311                                                                                                                                                                                                 |

## 7.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

| PARAMETER |                                         | TEST CONDITIONS                                                                                                      | MIN | TYP | MAX  | UNIT |
|-----------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|           |                                         | R <sub>0JA</sub> = 83.4 °C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 175°C, T <sub>A</sub> = 25°C, see Figure 7-1  |     |     | 327  |      |
| Is        | Safety input, output, or supply current | R <sub>0JA</sub> = 83.4 °C/W, V <sub>I</sub> = 3.6 V, T <sub>J</sub> = 175°C, T <sub>A</sub> = 25°C, see Figure 7-1  |     |     | 500  | mA   |
|           |                                         | R <sub>0JA</sub> = 83.4 °C/W, V <sub>I</sub> = 2.75 V, T <sub>J</sub> = 175°C, T <sub>A</sub> = 25°C, see Figure 7-1 | 654 |     |      |      |
| Ps        | Safety input, output, or total power    | R <sub>0JA</sub> = 83.4 °C/W, T <sub>J</sub> = 175°C, T <sub>A</sub> = 25°C, see Figure 7-2                          |     |     | 1799 | mW   |
| Ts        | Maximum safety temperature              |                                                                                                                      |     |     | 175  | °C   |

<sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.

# 7.9 Electrical Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                                   | TYP                    | MAX                    | UNIT  |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = –4 mA; see Figure 8-1                                              | V <sub>CCO</sub> <sup>(1)</sup> – 0.4 | 4.8                    |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 8-1                                               |                                       | 0.2                    | 0.4                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                                                      |                                       | 0.6 × V <sub>CCI</sub> | 0.7 × V <sub>CCI</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                      | 0.3 × V <sub>CCI</sub>                | 0.4 × V <sub>CCI</sub> |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 × V <sub>CCI</sub>                | 0.2 × V <sub>CCI</sub> |                        | ٧     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                      |                                       |                        | 10                     | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                  | -10                                   |                        |                        | μA    |
| СМТІ                 | Common-mode transient immunity     | $V_I = V_{CCI}$ or 0 V, $V_{CM} = 1200$ V; see Figure 8-4                            | 85                                    | 100                    |                        | kV/μs |
| Cı                   | Input Capacitance <sup>(2)</sup>   | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |                                       | 2                      |                        | pF    |

<sup>(1)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

# 7.10 Supply Current Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted).

| PARAMETER                  | TEST CONDITION                                                          | s                | SUPPLY<br>CURRENT | MIN | TYP | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------|------------------|-------------------|-----|-----|------|------|
|                            | EN1 = EN2 = 0 V; V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7 | I <sub>CC1</sub> |                   | 1   | 1.7 |      |      |
| Supply current - Disable   | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix)}$                         |                  | I <sub>CC2</sub>  |     | 0.7 | 1.3  |      |
| Supply current - Disable   | EN1 = EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7741                          | E-Q1);           | I <sub>CC1</sub>  |     | 4.3 | 6.5  |      |
|                            | $V_I = V_{CCI}$ (ISO7741E-Q1 with F suffix                              | I <sub>CC2</sub> |                   | 1.8 | 2.9 |      |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISO77 | I <sub>CC1</sub> |                   | 1.5 | 2.4 |      |      |
| Supply ourrent DC signal   | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix)}$                         | 1                | I <sub>CC2</sub>  |     | 2   | 3.5  |      |
| Supply current - DC signal | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISO774             | I <sub>CC1</sub> |                   | 4.8 | 7.3 | mA   |      |
|                            | V <sub>I</sub> = V <sub>CCI</sub> (ISO7741E-Q1 with F suffix            | I <sub>CC2</sub> |                   | 3.2 | 5.3 | mA   |      |
|                            |                                                                         | 1 Mbno           | I <sub>CC1</sub>  |     | 3.2 | 5    |      |
|                            |                                                                         | 1 Mbps           | I <sub>CC2</sub>  |     | 2.8 | 4.4  |      |
| Supply ourrent AC signal   | All channels switching with square                                      | 10 Mbna          | I <sub>CC1</sub>  |     | 3.7 | 5.2  |      |
| Supply current - AC signal | wave clock input; C <sub>L</sub> = 15 pF                                | 10 Mbps          | I <sub>CC2</sub>  |     | 4.2 | 6.2  |      |
|                            |                                                                         | 100 Mbps         | I <sub>CC1</sub>  |     | 8.6 | 11.3 |      |
|                            |                                                                         |                  | I <sub>CC2</sub>  |     | 18  | 22   |      |

<sup>(1)</sup>  $V_{CCI} = Input-side V_{CC}$ 

<sup>(2)</sup> Measured from input pin to ground.



# 7.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                    | MIN                        | TYP                    | MAX                    | UNIT  |
|----------------------|------------------------------------|------------------------------------------------------------------------------------|----------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -2 mA; see Figure 8-1                                            | V <sub>CCO</sub> (1) – 0.3 | 3.2                    |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 8-1                                             |                            | 0.1                    | 0.3                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                                                    |                            | 0.6 × V <sub>CCI</sub> | 0.7 × V <sub>CCI</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                    | 0.3 × V <sub>CCI</sub>     | 0.4 × V <sub>CCI</sub> |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                    | 0.1 × V <sub>CCI</sub>     | 0.2 × V <sub>CCI</sub> |                        | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                    |                            |                        | 10                     | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                | -10                        |                        |                        | μA    |
| СМТІ                 | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, V <sub>CM</sub> = 1200 V; see Figure 8-4 | 85                         | 100                    |                        | kV/μs |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

# 7.12 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted).

| PARAMETER                  | TEST CONDITION                                                          | s                | SUPPLY<br>CURRENT | MIN | TYP  | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------|------------------|-------------------|-----|------|------|------|
|                            | EN1 = EN2 = 0 V; V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7 | I <sub>CC1</sub> |                   | 1   | 1.7  |      |      |
| Complete company Disable   | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix)}$                         |                  | I <sub>CC2</sub>  |     | 0.7  | 1.3  |      |
| Supply current - Disable   | EN1 = EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7741                          | E-Q1);           | I <sub>CC1</sub>  |     | 4.3  | 6.4  |      |
|                            | $V_I = V_{CCI}$ (ISO7741E-Q1 with F suffix                              | I <sub>CC2</sub> |                   | 1.9 | 2.8  |      |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISO77 | I <sub>CC1</sub> |                   | 1.5 | 2.4  |      |      |
| Supply current - DC signal | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix)}$                         | 1                | I <sub>CC2</sub>  |     | 2    | 3.5  |      |
| Supply current - DC signal | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISO774             | I <sub>CC1</sub> |                   | 4.8 | 7.2  | mA   |      |
|                            | V <sub>I</sub> = V <sub>CCI</sub> (ISO7741E-Q1 with F suffix            | I <sub>CC2</sub> |                   | 3.2 | 5.3  | IIIA |      |
|                            |                                                                         | 1 Mhno           | I <sub>CC1</sub>  |     | 3.2  | 4.6  |      |
|                            |                                                                         | 1 Mbps           | I <sub>CC2</sub>  |     | 2.7  | 4.3  |      |
| Supply ourrent AC signal   | All channels switching with square                                      | 10 Mbps          | I <sub>CC1</sub>  |     | 3.5  | 5    |      |
| Supply current - AC signal | wave clock input; C <sub>L</sub> = 15 pF                                | 10 Mbps          | I <sub>CC2</sub>  |     | 3.7  | 5.4  |      |
|                            |                                                                         | 100 Mbps         | I <sub>CC1</sub>  |     | 6.8  | 9.3  |      |
|                            |                                                                         |                  | I <sub>CC2</sub>  |     | 13.7 | 16.5 |      |

(1)  $V_{CCI} = Input-side V_{CC}$ 

# 7.13 Electrical Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                    | MIN                        | TYP                    | MAX                    | UNIT  |
|----------------------|------------------------------------|------------------------------------------------------------------------------------|----------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 8-1                                            | V <sub>CCO</sub> (1) – 0.2 | 2.45                   |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 8-1                                             |                            | 0.05                   | 0.2                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                                                    |                            | 0.6 × V <sub>CCI</sub> | 0.7 × V <sub>CCI</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                    | 0.3 × V <sub>CCI</sub>     | 0.4 × V <sub>CCI</sub> |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                    | 0.1 × V <sub>CCI</sub>     | 0.2 × V <sub>CCI</sub> |                        | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                    |                            |                        | 10                     | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                | -10                        |                        |                        | μΑ    |
| СМТІ                 | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, V <sub>CM</sub> = 1200 V; see Figure 8-4 | 85                         | 100                    |                        | kV/μs |

<sup>(1)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

# 7.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted).

| PARAMETER                  | TEST CONDITION                                                          | s                | SUPPLY<br>CURRENT | MIN | TYP  | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------|------------------|-------------------|-----|------|------|------|
|                            | EN1 = EN2 = 0 V; V <sub>I</sub> = V <sub>CCI</sub> (1) (ISO7            | I <sub>CC1</sub> |                   | 1   | 1.7  |      |      |
| Supply current - Disable   | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix}$                          | )                | I <sub>CC2</sub>  |     | 0.7  | 1.2  |      |
| Supply culterit - Disable  | EN1 = EN2 = 0 V; V <sub>I</sub> = 0 V (ISO774                           | IE-Q1);          | I <sub>CC1</sub>  |     | 4.3  | 6.4  |      |
|                            | V <sub>I</sub> = V <sub>CCI</sub> (ISO7741E-Q1 with F suffi             | x)               | I <sub>CC2</sub>  |     | 1.8  | 2.8  |      |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISO77 | I <sub>CC1</sub> |                   | 1.4 | 2.4  |      |      |
| Supply current - DC signal | $V_I = 0 \text{ V (ISO7741E-Q1 with F suffix}$                          | )                | I <sub>CC2</sub>  |     | 2    | 3.4  |      |
| Supply current - DC signal | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISO774             | I <sub>CC1</sub> |                   | 4.7 | 7.2  | mA   |      |
|                            | V <sub>I</sub> = V <sub>CCI</sub> (ISO7741E-Q1 with F suffi             | I <sub>CC2</sub> |                   | 3.2 | 5.3  | IIIA |      |
|                            |                                                                         | 1 Mbno           | I <sub>CC1</sub>  |     | 3.1  | 5    |      |
|                            |                                                                         | 1 Mbps           | I <sub>CC2</sub>  |     | 2.7  | 4.4  |      |
| Cumply ourrent AC signal   | All channels switching with square                                      | 10 Mbns          | I <sub>CC1</sub>  |     | 3.4  | 4.9  |      |
| Supply current - AC signal | wave clock input; C <sub>L</sub> = 15 pF                                | 10 Mbps          | I <sub>CC2</sub>  |     | 3.5  | 5.1  |      |
|                            |                                                                         | 100 Mbps         | I <sub>CC1</sub>  |     | 6.2  | 8.3  |      |
|                            |                                                                         |                  | I <sub>CC2</sub>  |     | 10.8 | 13.8 |      |

<sup>(1)</sup>  $V_{CCI} = Input-side V_{CC}$ 

## 7.15 Switching Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                             | TEST CONDITIONS                                                         | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                | Coo Figure 9.4                                                          | 6   | 10.7 | 16.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>            | See Figure 8-1                                                          |     | 0    | 4.9  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                    | Same-direction channels                                                 |     |      | 4    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                                 |                                                                         |     |      | 4.4  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                               | Con Figure 0.4                                                          |     | 2.4  | 4.1  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                               | See Figure 8-1                                                          |     | 2.4  | 4.1  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                              |                                                                         |     | 9    | 20   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                               |                                                                         |     | 9    | 20   | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1               |                                                                         |     | 7    | 20   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1 with F suffix | See Figure 8-2                                                          |     | 3    | 8.5  | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1                |                                                                         |     | 3    | 8.5  | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1 with F suffix  |                                                                         |     | 7    | 20   | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                       | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 8-4 |     | 0.1  | 0.3  | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                   | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 0.8  |      | ns   |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

# 7.16 Switching Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| 001 0                               | PARAMETER                                                                             | TEST CONDITIONS                                                         | MIN | TYP | MAX  | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                | See Figure 8-1                                                          | 6   | 11  | 16.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>            | See Figure 6-1                                                          |     | 0.1 | 5    | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                    | Same-direction channels                                                 |     |     | 4.1  | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                                 |                                                                         |     |     | 4.5  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                               | Soo Figure 9.1                                                          |     | 1.3 | 3.1  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                               | See Figure 8-1                                                          |     | 1.3 | 3.1  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                              |                                                                         |     | 17  | 30   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                               |                                                                         |     | 17  | 30   | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1               |                                                                         |     | 17  | 30   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1 with F suffix | See Figure 8-2                                                          |     | 3.2 | 8.5  | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1                |                                                                         |     | 3.2 | 8.5  | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1 with F suffix  |                                                                         |     | 17  | 30   | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                       | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 8-4 |     | 0.1 | 0.3  | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                   | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 0.9 |      | ns   |

- (1) Also known as pulse skew.
- (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

# 7.17 Switching Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                             | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                                | Con Figure 9.4                                                          | 7.5 | 12  | 19  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>            | - See Figure 8-1                                                        |     | 0.2 | 5.1 | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                    | Same-direction Channels                                                 |     |     | 4.1 | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                                 |                                                                         |     |     | 4.6 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                               | - See Figure 8-1                                                        |     | 1   | 3.6 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                               | See Figure 6-1                                                          |     | 1   | 3.6 | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                              |                                                                         |     | 22  | 40  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                               |                                                                         |     | 22  | 40  | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1               |                                                                         |     | 18  | 40  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7741E-Q1 with F suffix | See Figure 8-2                                                          |     | 3.3 | 8.5 | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1                |                                                                         |     | 3.3 | 8.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7741E-Q1 with F suffix  |                                                                         |     | 18  | 40  | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                       | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 8-4 |     | 0.1 | 0.3 | μs   |
| t <sub>ie</sub>                     | Time interval error                                                                   | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                               |     | 0.7 |     | ns   |

<sup>(1)</sup> Also known as pulse skew.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## 7.18 Insulation Characteristics Curves



Figure 7-1. Thermal Derating Curve for Safety Limiting Current for DW-16 Package



Figure 7-2. Thermal Derating Curve for Safety Limiting Power for DW-16 Package

## 7.19 Typical Characteristics







#### **Parameter Measurement Information**



Copyright © 2016, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3ns,  $Z_O =$  50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 8-1. Switching Characteristics Test Circuit and Voltage Waveforms



Copyright © 2016, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O = 50 \Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 8-2. Enable/Disable Propagation Delay Time Test Circuit and Waveform





- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .
- B. Power Supply Ramp Rate = 10 mV/ns

Figure 8-3. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 8-4. Common-Mode Transient Immunity Test Circuit



# 8 Detailed Description

#### 8.1 Overview

The ISO7741E-Q1 device has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the ENx pin is low then the output goes to high impedance. The ISO7741E-Q1 device also incorporate s advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 8-1, shows a functional block diagram of a typical channel.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 8-1. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 8-2 shows a conceptual detail of how the ON-OFF keying scheme works.



Figure 8-2. On-Off Keying (OOK) Based Modulation Scheme



#### 8.3 Feature Description

Table 8-1 provides an overview of the device features.

#### Table 8-1. Device Features

| PART NUMBER               | CHANNEL DIRECTION       | MAXIMUM DATA<br>RATE | DEFAULT<br>OUTPUT | PACKAGE | RATED ISOLATION 1                            |
|---------------------------|-------------------------|----------------------|-------------------|---------|----------------------------------------------|
| ISO7741E-Q1               | 3 Forward,<br>1 Reverse | 100 Mbps             | High              | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| ISO7741E-Q1 with F suffix | 3 Forward,<br>1 Reverse | 100 Mbps             | Low               | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |

#### 8.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7741E-Q1 device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- · Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

#### **8.4 Device Functional Modes**

Table 8-2 lists the functional modes for the ISO7741E-Q1 device.

#### **Table 8-2. Function Table**

| Table 0-2. I diletion table |                  |                               |                           |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----------------------------|------------------|-------------------------------|---------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| V <sub>CCI</sub>            | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|                             |                  | Н                             | H or open                 | Н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                             |                  | L                             | H or open                 | L                | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| PU                          | PU               | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default is <i>High</i> for ISO7741E-Q1 and <i>Low</i> for ISO7741E-Q1 with F suffix.                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Х                           | PU               | Х                             | L                         | Z                | A low value of output enable causes the outputs to be high-impedance.                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| PD                          | PU               | x                             | H or open                 | Default          | Default mode: When $V_{\rm CCI}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\it{High}$ for ISO7741E-Q1 and $\it{Low}$ for ISO7741E-Q1 with F suffix. When $V_{\rm CCI}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{\rm CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |  |  |  |  |  |  |
| х                           | PD               | x                             | x                         | Undetermined     | When V <sub>CCO</sub> is unpowered, a channel output is undetermined <sup>(1)</sup> . When V <sub>CCO</sub> transitions from unpowered to powered-up, a channel output assumes the logic state of the input.                                                                                                                                                                                                                                           |  |  |  |  |  |  |

<sup>(1)</sup> The outputs are in undetermined state when 1.7 V <  $V_{CCI}$ ,  $V_{CCO}$  < 2.25 V.

 $<sup>(2) \</sup>hspace{0.5cm} \text{A strongly driven input signal can weakly power the floating $V_{\text{CC}}$ through an internal protection diode and cause undetermined output.} \\$ 



## 8.4.1 Device I/O Schematics



Copyright © 2016, Texas Instruments Incorporated

Figure 8-3. Device I/O Schematics



# **Application and Implementation**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The ISO7741E-Q1 devices are high-performance, quad-channel digital isolators. These devices come with enable pins on each side which can be used to put the respective outputs in high impedance for multi master driving applications and reduce power consumption. The ISO7741E-Q1 devices use single-ended CMOS-logic switching technology. The voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 9.2 Typical Application

Figure 9-1 shows ISO7741E-Q1 in belt starter generator application.



Figure 9-1. Belt Starter Generator Application



## 9.2.1 Design Requirements

To design with these devices, use the parameters listed in Table 9-1.

Table 9-1. Design Parameters

| PARAMETER                                              | VALUE         |
|--------------------------------------------------------|---------------|
| Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub>  | 2.25 to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF        |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF        |

#### 9.2.2 Detailed Design Procedure

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO7741E-Q1 device only require two external bypass capacitors to operate.



Figure 9-2. Typical ISO7741E-Q1 Circuit Hook-up

The DWW package provides wider creepage and clearance without the need for two isolators in series or an extra isolated power supply, saving design cost and board space. For more details, please refer to the technical document *How to Meet the Higher Isolation Creepage & Clearance Needs in Automotive Applications*.

#### 9.2.3 Application Curve

The following typical eye diagrams of the ISO7741E-Q1 device indicates low jitter and wide open eye at the maximum data rate of 100 Mbps.



#### 9.2.3.1 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 9-6 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value.

Figure 9-7 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the insulation withstand capability of DW-16 package is 1500 V<sub>RMS</sub> with a lifetime of 135 years as illustrated in Figure 9-7. Similarly, the insulation withstand capability of DWW-16 package is 2000 V RMS with a corresponding lifetime of 34 years. DBQ-16 package at 400 V<sub>RMS</sub> working voltage has a much longer lifetime than both DW-16 and DWW-16 packages. Factors, such as package size, pollution degree, and material group can limit the working voltage of a component.





Figure 9-6. Test Setup for Insulation Lifetime Measurement



Figure 9-7. Insulation Lifetime Projection Data

# **Power Supply Recommendations**

To help ensure reliable operation at data rates and supply voltages, a 0.1-µF bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501-Q1 or SN6505B-Q1. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501-Q1 Transformer Driver for Isolated Power Supplies and SN6505x-Q1 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheets.

## 9 Layout

## 9.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 9-1). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the highfrequency bypass capacitance significantly.

For detailed layout recommendations, refer to the *Digital Isolator Design Guide*.

#### 9.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

#### 9.2 Layout Example



Figure 9-1. Layout Example Schematic

# 10 Device and Documentation Support

## **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation, see the following:

- · Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, Isolation Glossary
- Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems application report
- Texas Instruments, TCAN1043xx-Q1 Low-Power Fault Protected CAN Transceiver with CAN FD and Wake data sheet
- Texas Instruments, TMS570LS0714 16- and 32-Bit RISC Flash Microcontroller data sheet

#### 10.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

# 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **10.4 Community Resources**

#### 10.5 Trademarks

All trademarks are the property of their respective owners.

# Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 16-May-2022

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ISO7741EDWQ1     | ACTIVE     | SOIC         | DW                 | 16   | 40             | RoHS & Green | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR | -40 to 150   | ISO7741E                | Samples |
| ISO7741EDWRQ1    | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | ISO7741E                | Samples |
| ISO7741FEDWQ1    | ACTIVE     | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | ISO7741FE               | Samples |
| ISO7741FEDWRQ1   | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | ISO7741FE               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 16-May-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 9-Aug-2022

## TAPE AND REEL INFORMATION

# REEL DIMENSIONS Reel Diameter Reel Width (W1)

# 

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7741EDWRQ1  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7741EDWRQ1  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7741EDWRQ1  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7741FEDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7741FEDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7741FEDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com 9-Aug-2022



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7741EDWRQ1  | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| ISO7741EDWRQ1  | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7741EDWRQ1  | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| ISO7741FEDWRQ1 | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| ISO7741FEDWRQ1 | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| ISO7741FEDWRQ1 | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

## **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ISO7741EDWQ1  | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| ISO7741EDWQ1  | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| ISO7741FEDWQ1 | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| ISO7741FEDWQ1 | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.





#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.





#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated