## **MOSFET** – Dual, P-Channel with ESD Protection, Small Signal, SOT-563

## -20 V, -430 mA

#### Features

- Low R<sub>DS(on)</sub> Improving System Efficiency
- Low Threshold Voltage
- ESD Protected Gate
- Small Footprint 1.6 x 1.6 mm
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Applications

- Load/Power Switches
- Power Supply Converter Circuits
- Battery Management
- Cell Phones, Digital Cameras, PDAs, Pagers, etc.

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted.)

| Parameter                                                            |                        |                                      | Symbol           | Value | Unit |
|----------------------------------------------------------------------|------------------------|--------------------------------------|------------------|-------|------|
| Drain-to-Source Voltage                                              |                        |                                      | V <sub>DSS</sub> | -20   | V    |
| Gate-to-Source Voltage                                               |                        |                                      | V <sub>GS</sub>  | ±6.0  | V    |
| Continuous Drain Current                                             | Steady                 | $T_A = 25^{\circ}C$                  | 1-               | -430  | mA   |
| (Note 1)                                                             | State                  | $T_A = 85^{\circ}C$                  | Ι <sub>D</sub>   | -310  |      |
| Power Dissipation<br>(Note 1)                                        | Steady State           |                                      | P <sub>D</sub>   | 250   | mW   |
| Continuous Drain Current<br>(Note 1)                                 | t≤5s                   | $T_A = 25^{\circ}C$                  | I <sub>D</sub>   | -455  | mA   |
|                                                                      | 1 - 00                 | $T_A = 85^{\circ}C$                  | טי               | -328  |      |
| Power Dissipation<br>(Note 1)                                        | t ≤ 5 s                |                                      | P <sub>D</sub>   | 280   | mW   |
| Pulsed Drain Current                                                 | t <sub>p</sub> = 10 μs |                                      | I <sub>DM</sub>  | -750  | mA   |
| Operating Junction and Storage Temperature                           |                        | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150    | °C    |      |
| Source Current (Body Diode)                                          |                        | IS                                   | -350             | mA    |      |
| Lead Temperature for Soldering Purposes<br>(1/8" from case for 10 s) |                        | ΤL                                   | 260              | °C    |      |

#### THERMAL RESISTANCE RATINGS

| Parameter                                   | Symbol          | Max | Unit |
|---------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient - Steady State (Note 1) | Bau             | 500 | °C/W |
| Junction–to–Ambient – t $\leq$ 5 s (Note 1) | $R_{\theta JA}$ | 447 |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Surface mounted on FR4 board using 1 in. sq. pad size

(Cu. area = 1.127 in. sq. [1 oz.] including traces).

## **ON Semiconductor®**

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> Typ | I <sub>D</sub> Max |
|----------------------|-------------------------|--------------------|
|                      | 0.5 Ω @ –4.5 V          |                    |
| –20 V                | 0.6 Ω @ –2.5 V          | –430 mA            |
|                      | 1.0 Ω @ –1.8 V          |                    |







#### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NTZD3152PT1G | SOT-563              | 4000 / Tana & Daal    |
| NTZD3152PT1H | (Pb-Free)            | 4000 / Tape & Reel    |
| NTZD3152PT5H | SOT-563<br>(Pb-Free) | 8000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted.)

| Parameter                                                    | Symbol                               | Test Condition                                                                |                                                 | Min   | Тур  | Max          | Unit  |
|--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------|-------|------|--------------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                               |                                                 |       |      | •            |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS}$ = 0 V, $I_D$ = –250 $\mu$ A                                          |                                                 | -20   |      |              | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                               |                                                 |       | 18   |              | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = -16 V                             | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 125°C |       |      | -1.0<br>-2.0 | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, V <sub>GS</sub>                                        | = ±4.5 V                                        |       |      | ±2.0         | μA    |
| ON CHARACTERISTICS (Note 2)                                  |                                      |                                                                               |                                                 |       |      |              |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D$                                                        | = –250 μA                                       | -0.45 |      | -1.0         | V     |
| Negative Threshold<br>Temperature Coefficient                | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                               |                                                 |       | -1.9 |              | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | $V_{GS}$ = -4.5 V, I <sub>D</sub>                                             | = -430 mA                                       |       | 0.5  | 0.9          | Ω     |
|                                                              |                                      | $V_{GS}$ = -2.5 V, I <sub>D</sub>                                             | = -300 mA                                       |       | 0.6  | 1.2          |       |
|                                                              |                                      | V <sub>GS</sub> = -1.8 V, I <sub>D</sub>                                      | = -150 mA                                       |       | 1.0  | 2.0          |       |
| Forward Transconductance                                     | <b>9</b> FS                          | $V_{DS}$ = -10 V, I <sub>D</sub>                                              | = -430 mA                                       |       | 1.0  |              | S     |
| CHARGES AND CAPACITANCES                                     |                                      |                                                                               |                                                 |       |      |              |       |
| Input Capacitance                                            | C <sub>ISS</sub>                     |                                                                               |                                                 |       | 105  | 175          | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                     | V <sub>GS</sub> = 0 V, f =<br>V <sub>DS</sub> = -1                            | 1.0 MHz,<br>6 V                                 |       | 15   | 30           |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     |                                                                               |                                                 |       | 10   | 20           |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                               |                                                 |       | 1.7  | 2.5          | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   | $V_{GS}$ = -4.5 V, $V_{DS}$ = -10 V,<br>I <sub>D</sub> = -215 mA              |                                                 |       | 0.1  |              |       |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      |                                                                               |                                                 |       | 0.3  |              |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                      |                                                                               |                                                 |       | 0.4  |              |       |
| SWITCHING CHARACTERISTICS (Note                              | ə 3)                                 |                                                                               |                                                 |       |      |              |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                               |                                                 |       | 10   |              | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | $V_{GS}$ = –4.5 V, $V_{DD}$ = –10 V, $I_{D}$ = –215 mA, $R_{G}$ = 10 $\Omega$ |                                                 |       | 12   |              |       |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  |                                                                               |                                                 |       | 35   |              |       |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                               |                                                 |       | 19   |              |       |
| DRAIN-SOURCE DIODE CHARACTER                                 | ISTICS                               |                                                                               |                                                 |       |      |              |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>                      | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = -350 mA                            | T <sub>J</sub> = 25°C                           |       | -0.8 | -1.2         | V     |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      | $V_{GS}$ = 0 V, dI <sub>SD</sub> /dt I <sub>S</sub> = -350                    |                                                 |       | 13   |              | ns    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
Pulse Test: pulse width ≤ 300 µs, duty cycle ≤ 2%.
Switching characteristics are independent of operating junction temperatures.



## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)







-V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V) Figure 11. Safe Operating Area

R<sub>DS(on)</sub> Limit Thermal Limit Package Limit

1111

1

0.01

0.001

0.1

dc

100

10

6Х

(

MILLIMETERS

NDM.

0.55

0.22

0.13

1.60

1.20

0.50 BSC

0.20

1.60

MAX.

0.60

0.27

0.18

1.70

1.30

0.30

1.70

SIDE VIEW

MIN.

0.50

0.17

0.08

1.50

1.10

0.10

1.50

DIM

Α

b

С

D E

e L

 $\mathsf{H}_\mathsf{E}$ 





SOT-563, 6 LEAD CASE 463A ISSUE H

DATE 26 JAN 2021

ALE 4:1

- NDTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 1. DIMENSIONING AND TOLERANCING PER A 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS DF BASE MATERIAL.



RECOMMENDED MOUNTING FOOTPRINT\* \* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: 98AON11126D Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |          |
|--------------------------------------------------------------------------------------------------------------|----------|
| Electronic versions are uncontrolled except when accessed directly from the Document F                       | Reposito |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

| STYLE 1:                                                                                      | STYLE 2:                                                                                                    | STYLE 3:         |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------|
| PIN 1. EMITTER 1                                                                              | PIN 1. EMITTER 1                                                                                            | PIN 1. CATHIDE 1 |
| 2. BASE 1                                                                                     | 2. EMITTER 2                                                                                                | 2. CATHIDE 1     |
| 3. COLLECTOR 2                                                                                | 3. BASE 2                                                                                                   | 3. ANUDE/ANUDE 2 |
| 4. EMITTER 2                                                                                  | 4. COLLECTOR 2                                                                                              | 4. CATHIDE 2     |
| 5. BASE 2                                                                                     | 5. BASE 1                                                                                                   | 5. CATHIDE 2     |
| 6. COLLECTOR 1                                                                                | 6. COLLECTOR 1                                                                                              | 6. ANUDE/ANUDE 1 |
| STYLE 4:                                                                                      | STYLE 5:                                                                                                    | STYLE 6:         |
| PIN 1. COLLECTOR                                                                              | PIN 1. CATHEDE                                                                                              | PIN 1. CATHODE   |
| 2. COLLECTOR                                                                                  | 2. CATHEDE                                                                                                  | 2. ANODE         |
| 3. BASE                                                                                       | 3. ANEDE                                                                                                    | 3. CATHODE       |
| 4. EMITTER                                                                                    | 4. ANEDE                                                                                                    | 4. CATHODE       |
| 5. COLLECTOR                                                                                  | 5. CATHEDE                                                                                                  | 5. CATHODE       |
| 6. COLLECTOR                                                                                  | 6. CATHEDE                                                                                                  | 6. CATHODE       |
| STYLE 7:                                                                                      | STYLE 8:                                                                                                    | STYLE 9:         |
| PIN 1. CATHODE                                                                                | PIN 1. DRAIN                                                                                                | PIN 1. SDURCE 1  |
| 2. ANODE                                                                                      | 2. DRAIN                                                                                                    | 2. GATE 1        |
| 3. CATHODE                                                                                    | 3. GATE                                                                                                     | 3. DRAIN 2       |
| 4. CATHODE                                                                                    | 4. SDURCE                                                                                                   | 4. SDURCE 2      |
| 5. ANODE                                                                                      | 5. DRAIN                                                                                                    | 5. GATE 2        |
| 6. CATHODE                                                                                    | 6. DRAIN                                                                                                    | 6. DRAIN 1       |
| STYLE 10:<br>PIN 1. CATHODE 1<br>2. N/C<br>3. CATHODE 2<br>4. ANODE 2<br>5. N/C<br>6. ANODE 1 | STYLE 11:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 |                  |

6. COLLECTOR 2

DATE 26 JAN 2021

#### GENERIC **MARKING DIAGRAM\***



XX = Specific Device Code

M = Month Code

. = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D              | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOT-563, 6 LEAD PAGE 2 O |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |
|                  |                          |                                                                                                                                                                                     |             |  |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

4. ANDDE 2 5. N/C 6. ANDDE 1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>