# NST30010MXV6T1G, NSVT30010MXV6T1G

## Dual Matched General Purpose Transistor

## **PNP Matched Pair**

These transistors are housed in an ultra-small SOT563 package ideally suited for portable products. They are assembled to create a pair of devices highly matched in all parameters, eliminating the need for costly trimming. Applications are Current Mirrors; Differential, Sense and Balanced Amplifiers; Mixers; Detectors and Limiters.

#### Features

- Current Gain Matching to 10%
- Base-Emitter Voltage Matched to 2 mV
- Drop-In Replacement for Standard Device
- AEC-Q101 Qualified and PPAP Capable
- NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements
- These are Pb-Free Devices\*

#### MAXIMUM RATINGS

| Rating                         | Symbol           | Value | Unit |
|--------------------------------|------------------|-------|------|
| Collector – Emitter Voltage    | V <sub>CEO</sub> | -30   | V    |
| Collector - Base Voltage       | V <sub>CBO</sub> | -30   | V    |
| Emitter-Base Voltage           | V <sub>EBO</sub> | -5.0  | V    |
| Collector Current – Continuous | Ι <sub>C</sub>   | -100  | mAdc |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.



## **ON Semiconductor®**

http://onsemi.com



CASE 463A PLASTIC



#### MARKING DIAGRAMS



UU = Device Code M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup>  |
|------------------|----------------------|------------------------|
| NST30010MXV6T1G  | SOT-563<br>(Pb-Free) | 4,000 /<br>Tape & Reel |
| NSVT30010MXV6T1G | SOT-563<br>(Pb-Free) | 4,000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### NST30010MXV6T1G, NSVT30010MXV6T1G

#### THERMAL CHARACTERISTICS

| Characteristic                                                                                                                                        | Parameter                                                 | Symbol                            | One Device<br>Heated     | Both Devices<br>Heated                     | Unit                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------|--------------------------|--------------------------------------------|----------------------------|
| Total Device Dissipation,<br>$T_A = 25^{\circ}C$ (Note 1)<br>Derate above 25°C (Note 1)<br>$T_A = 25^{\circ}C$ (Note 2)<br>Derate above 25°C (Note 2) | Two Devices Heated Total Package                          | PD                                | 357<br>2.9<br>429<br>3.4 | 500 (250 ea)<br>4.0<br>661 (331 ea)<br>5.3 | mW<br>mW/°C<br>mW<br>mW/°C |
| Thermal Resistance<br>Junction-to-Ambient (Note 1)<br>Junction-to-Ambient (Note 2)                                                                    | One Heated Device                                         | R <sub>θJA</sub>                  | 350<br>291               | 250<br>189                                 | °C/W                       |
| Thermal Resistance<br>Junction-to-Ambient (Note 1)<br>Junction-to-Ambient (Note 2)                                                                    | Unheated Device Heated by<br>Heated Device                | $\Psi_{JA}$                       | 149<br>88                |                                            | °C/W                       |
| Thermal Resistance<br>Junction-to-Lead (Note 1)<br>Junction-to-Lead (Note 2)                                                                          | Lead Attached to Heated Device                            | $\Psi_{JL}$                       | 128<br>152               | 76<br>85                                   | °C/W                       |
| Thermal Resistance<br>Junction-to-Lead (Note 1)<br>Junction-to-Lead (Note 2)                                                                          | Heated Device Heating Lead<br>Attached to Unheated Device | $\Psi_{JL}$                       | 224<br>222               |                                            | °C/W                       |
| Junction and Storage<br>Temperature Range                                                                                                             |                                                           | T <sub>J</sub> , T <sub>stg</sub> | –55 to                   | o +150                                     | °C                         |

1. PCB with 51 square millimeter of 2 oz (0.070mm thick) copper heat spreading connected to package leads. Mounted on a FR4 PCB 76x76x1.5mm Single layer traces. Natural convection test according to JEDEC 51.

2. PCB with 250 square millimeter of 2 oz (0.070mm thick) copper heat spreading connected to package leads. Mounted on a FR4 PCB 76x76x1.5mm Single layer traces. Natural convection test according to JEDEC 51.

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                           | Symbol                                                    | Min               | Тур             | Max           | Unit     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------|-----------------|---------------|----------|
| OFF CHARACTERISTICS                                                                                                                                      |                                                           |                   |                 |               |          |
| Collector – Emitter Breakdown Voltage, (I <sub>C</sub> = –10 mA)                                                                                         | V <sub>(BR)CEO</sub>                                      | -30               | -               | -             | V        |
| Collector – Emitter Breakdown Voltage, (I <sub>C</sub> = –10 $\mu$ A, V <sub>EB</sub> = 0)                                                               | V <sub>(BR)CES</sub>                                      | -30               | -               | -             | V        |
| Collector – Base Breakdown Voltage, ( $I_C = -10 \ \mu A$ )                                                                                              | V <sub>(BR)CBO</sub>                                      | -30               | -               | -             | V        |
| Emitter – Base Breakdown Voltage, ( $I_E = -1.0 \ \mu A$ )                                                                                               | V <sub>(BR)EBO</sub>                                      | -5.0              | -               | -             | V        |
| Collector Cutoff Current (V <sub>CB</sub> = $-30$ V)<br>(V <sub>CB</sub> = $-30$ V, T <sub>A</sub> = $150^{\circ}$ C)                                    | I <sub>СВО</sub>                                          |                   |                 | -15<br>-4.0   | nA<br>μA |
| ON CHARACTERISTICS                                                                                                                                       | ·                                                         |                   |                 |               |          |
| DC Current Gain<br>$(I_C = -10 \ \mu A, V_{CE} = -5.0 \ V)$<br>$(I_C = -2.0 \ mA, V_{CE} = -5.0 \ V)$<br>$(I_C = -2.0 \ mA, V_{CE} = -5.0 \ V)$ (Note 3) | h <sub>FE</sub><br>h <sub>FE(1)</sub> /h <sub>FE(2)</sub> | 270<br>420<br>0.9 | _<br>520<br>1.0 | _<br>800<br>_ | _        |

| $(I_{C} = -2.0 \text{ mA}, V_{CE} = -5.0 \text{ V})$<br>$(I_{C} = -2.0 \text{ mA}, V_{CE} = -5.0 \text{ V})$ (Note 3)                                                                                                                        | h <sub>FE(1)</sub> /h <sub>FE(2)</sub>                         | 420<br>0.9      | 1.0            | - 800                 |         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|----------------|-----------------------|---------|
| Collector – Emitter Saturation Voltage<br>( $I_C = -10 \text{ mA}, I_B = -0.5 \text{ mA}$ )<br>( $I_C = -100 \text{ mA}, I_B = -5.0 \text{ mA}$ )                                                                                            | V <sub>CE(sat)</sub>                                           | -               | -              | -0.30<br>-0.60        | V       |
| Base – Emitter Saturation Voltage<br>( $I_C = -10 \text{ mA}, I_B = -1.0 \text{ mA}$ )<br>( $I_C = -100 \text{ mA}, I_B = -10 \text{ mA}$ )                                                                                                  | V <sub>BE(sat)</sub>                                           |                 | -0.75<br>-0.90 |                       | V       |
| $ \begin{array}{l} \text{Base}-\text{Emitter On Voltage} \\ (I_{C}=-2.0 \text{ mA}, V_{CE}=-5.0 \text{ V}) \\ (I_{C}=-10 \text{ mA}, V_{CE}=-5.0 \text{ V}) \\ (I_{C}=-2.0 \text{ mA}, V_{CE}=-5.0 \text{ V}) \text{ (Note 4)} \end{array} $ | V <sub>BE(on)</sub><br>V <sub>BE(1) -</sub> V <sub>BE(2)</sub> | -0.60<br>-<br>- | -<br>-<br>1.0  | -0.75<br>-0.82<br>2.0 | V<br>mV |

#### SMALL-SIGNAL CHARACTERISTICS

| Current – Gain – Bandwidth Product, ( $I_C = -10$ mA, $V_{CE} = -5$ Vdc, f = 100 MHz)                                     | f <sub>T</sub>  | 100 | - | -   | MHz |
|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|---|-----|-----|
| Output Capacitance, (V <sub>CB</sub> = -10 V, f = 1.0 MHz)                                                                | C <sub>ob</sub> | -   | - | 4.5 | pF  |
| Noise Figure, (I <sub>C</sub> = -0.2 mA, V <sub>CE</sub> = -5 Vdc, R <sub>S</sub> = 2 k $\Omega$ , f = 1 kHz, BW = 200Hz) | NF              | -   | - | 10  | dB  |

3.  $h_{FE(1)}/h_{FE(2)}$  is the ratio of one transistor compared to the other transistor within the same package. The smaller  $h_{FE}$  is used as numerator. 4.  $V_{BE(1)} - V_{BE(2)}$  is the absolute difference of one transistor compared to the other transistor within the same package.

## NST30010MXV6T1G, NSVT30010MXV6T1G



#### **TYPICAL CHARACTERISTICS**

## NST30010MXV6T1G, NSVT30010MXV6T1G



#### **TYPICAL CHARACTERISTICS**

6Х

(

MILLIMETERS

NDM.

0.55

0.22

0.13

1.60

1.20

0.50 BSC

0.20

1.60

MAX.

0.60

0.27

0.18

1.70

1.30

0.30

1.70

SIDE VIEW

MIN.

0.50

0.17

0.08

1.50

1.10

0.10

1.50

DIM

Α

b

С

D E

e L

 $\mathsf{H}_\mathsf{E}$ 





SOT-563, 6 LEAD CASE 463A ISSUE H

DATE 26 JAN 2021

ALE 4:1

- NDTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 1. DIMENSIONING AND TOLERANCING PER A 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS DF BASE MATERIAL.



RECOMMENDED MOUNTING FOOTPRINT\* \* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: 98AON11126D Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |          |
|--------------------------------------------------------------------------------------------------------------|----------|
| Electronic versions are uncontrolled except when accessed directly from the Document F                       | Reposito |

ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

| STYLE 1:                                                                                      | STYLE 2:                                                                                                    | STYLE 3:         |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------|
| PIN 1. EMITTER 1                                                                              | PIN 1. EMITTER 1                                                                                            | PIN 1. CATHIDE 1 |
| 2. BASE 1                                                                                     | 2. EMITTER 2                                                                                                | 2. CATHIDE 1     |
| 3. COLLECTOR 2                                                                                | 3. BASE 2                                                                                                   | 3. ANUDE/ANUDE 2 |
| 4. EMITTER 2                                                                                  | 4. COLLECTOR 2                                                                                              | 4. CATHIDE 2     |
| 5. BASE 2                                                                                     | 5. BASE 1                                                                                                   | 5. CATHIDE 2     |
| 6. COLLECTOR 1                                                                                | 6. COLLECTOR 1                                                                                              | 6. ANUDE/ANUDE 1 |
| STYLE 4:                                                                                      | STYLE 5:                                                                                                    | STYLE 6:         |
| PIN 1. COLLECTOR                                                                              | PIN 1. CATHEDE                                                                                              | PIN 1. CATHODE   |
| 2. COLLECTOR                                                                                  | 2. CATHEDE                                                                                                  | 2. ANODE         |
| 3. BASE                                                                                       | 3. ANEDE                                                                                                    | 3. CATHODE       |
| 4. EMITTER                                                                                    | 4. ANEDE                                                                                                    | 4. CATHODE       |
| 5. COLLECTOR                                                                                  | 5. CATHEDE                                                                                                  | 5. CATHODE       |
| 6. COLLECTOR                                                                                  | 6. CATHEDE                                                                                                  | 6. CATHODE       |
| STYLE 7:                                                                                      | STYLE 8:                                                                                                    | STYLE 9:         |
| PIN 1. CATHODE                                                                                | PIN 1. DRAIN                                                                                                | PIN 1. SDURCE 1  |
| 2. ANODE                                                                                      | 2. DRAIN                                                                                                    | 2. GATE 1        |
| 3. CATHODE                                                                                    | 3. GATE                                                                                                     | 3. DRAIN 2       |
| 4. CATHODE                                                                                    | 4. SDURCE                                                                                                   | 4. SDURCE 2      |
| 5. ANODE                                                                                      | 5. DRAIN                                                                                                    | 5. GATE 2        |
| 6. CATHODE                                                                                    | 6. DRAIN                                                                                                    | 6. DRAIN 1       |
| STYLE 10:<br>PIN 1. CATHODE 1<br>2. N/C<br>3. CATHODE 2<br>4. ANODE 2<br>5. N/C<br>6. ANODE 1 | STYLE 11:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 |                  |

6. COLLECTOR 2

DATE 26 JAN 2021

#### GENERIC **MARKING DIAGRAM\***



XX = Specific Device Code

M = Month Code

. = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON11126D     | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |
|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DESCRIPTION:     | SOT-563, 6 LEAD | SOT-563, 6 LEAD PAGE 2 O                                                                                                                                                            |  |  |
|                  |                 |                                                                                                                                                                                     |  |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights or the rights of others.

4. ANDDE 2 5. N/C 6. ANDDE 1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>