**DW PACKAGE** 

- Supports a 9-Pin GeoPort™ Host Interface Standard for the Intelligent Network Port
- Designed to Operate up to 4-Mbit/s Full Duplex
- ±5 V Supply Operation
- Provides 6 kV ESD Protection
- Has Driver Short-Circuit Protection
- Includes Failsafe Mechanism for Open Inputs
- Is Backward Compatible with AppleTalk™ and LocalTalk™
- Combines Multiple Components into a Single Chip Solution
- Complements the SN75LBC772 9-Pin GeoPort Peripheral (DCE) Interface Device
- Uses LinBiCMOS™ Process Technology

#### description

The SN75LBC771 is a low-power LinBiCMOS™ device that incorporates the drivers and receivers for a 9-pin GeoPort host interface. GeoPort combines hybrid EIA/TIA-422-B and EIA/ TIA-423-B drivers and receivers to transmit data up to four-Mbit/s full duplex. GeoPort is a serial communications standard that is intended to replace the RS-232, AppleTalk, and printer ports all in one connector in addition to providing real-time data transfer capability. SN75LBC771 provides point-to-point connections between GeoPort-compatible devices with data transmission rates up to 4-Mbit/s full duplex featuring a hot-plug capability. Applications include connection to telephone, ISDN, digital sound and imaging, fax-data modems, and other traditional serial and parallel connections. The GeoPort is backwardly compatible to both LocalTalk and AppleTalk.

#### (TOP VIEW) 20 **GND** 19 V<sub>CC</sub> 2 $V_{\mathsf{EE}}$ NC [ 18 DY1 3 NC [ 17 RY3 SHDN [ 16**∏** RB3 DZ2 15 | RA2 6 DY2 14**∏** RY2 GND [ 13 RB1 DEN 9 12 RA1 11 RY1 DA2 [

#### logic diagram (positive logic)



While the SN75LBC771 is powered off ( $V_{CC}$  and  $V_{EE}$ =0), the outputs are in a high-impedance state. Also, when the shutdown (SHDN) terminal is high, all outputs go into a high-impedance state. A logic high on the driver enable ( $\overline{DEN}$ ) terminal places the outputs of the differential driver into a high-impedance state. All drivers and receivers have fail-safe mechanisms that ensure a high output state when the inputs are left open.

The SN75LBC771 is characterized for operation over the 0°C to 70°C temperature range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

GeoPort, LocalTalk, and AppleTalk are trademarks of Apple Computer, Incorporated. LinBICMOS is a trademark of Texas Instruments Incorporated.



#### **FUNCTION TABLES**†

| ;     | SINGLE-ENDED DRIVER |        |  |  |  |  |  |  |  |  |
|-------|---------------------|--------|--|--|--|--|--|--|--|--|
| INPUT | ENABLE              | OUTPUT |  |  |  |  |  |  |  |  |
| (DA1) | (SHDN)              | (DY1)  |  |  |  |  |  |  |  |  |
| H     | L                   | L      |  |  |  |  |  |  |  |  |
| L     | L                   | H      |  |  |  |  |  |  |  |  |
| OPEN  | L                   | L      |  |  |  |  |  |  |  |  |
| X     | H                   | Z      |  |  |  |  |  |  |  |  |
| X     | OPEN                | Z      |  |  |  |  |  |  |  |  |

|       | DIFFERENTIAL DRIVER |       |       |       |  |  |  |  |  |  |  |
|-------|---------------------|-------|-------|-------|--|--|--|--|--|--|--|
| INPUT | ENA                 | BLE   | OUT   | PUT   |  |  |  |  |  |  |  |
| (DA2) | (SHDN)              | (DEN) | (DY2) | (DZ2) |  |  |  |  |  |  |  |
| H     | L                   | L     | H     | L     |  |  |  |  |  |  |  |
| L     | L                   | L     | L     | H     |  |  |  |  |  |  |  |
| OPEN  | H                   | X     | H     | Z     |  |  |  |  |  |  |  |
| X     | OPEN                | X     | Z     | Z     |  |  |  |  |  |  |  |
| X     | X                   | H     | Z     | Z     |  |  |  |  |  |  |  |
| X     | X                   | OPEN  | Z     | Z     |  |  |  |  |  |  |  |

| SINGLED-ENDED RECEIVER |                  |                       |   |  |  |  |  |  |  |
|------------------------|------------------|-----------------------|---|--|--|--|--|--|--|
| INPUT<br>(RA2, RA3)    | ENABLE<br>(SHDN) | OUTPUT<br>(RY2) (RY3) |   |  |  |  |  |  |  |
| Н                      | L                | Н                     | L |  |  |  |  |  |  |
| L                      | L                | L                     | Н |  |  |  |  |  |  |
| OPEN                   | L                | Н                     | Н |  |  |  |  |  |  |
| SHORT‡                 | L                | ?                     | ? |  |  |  |  |  |  |
| X                      | Н                | Z                     | Z |  |  |  |  |  |  |
| X                      | OPEN             | Z                     | Z |  |  |  |  |  |  |

|     | DIFFERENTIAL RECEIVER             |      |                 |  |  |  |  |  |  |
|-----|-----------------------------------|------|-----------------|--|--|--|--|--|--|
|     | INPUT ENABLE<br>RA1) (RB1) (SHDN) |      | OUTPUT<br>(RY1) |  |  |  |  |  |  |
| Н   | L                                 | L    | Н               |  |  |  |  |  |  |
| L   | Н                                 | L    | L               |  |  |  |  |  |  |
| OP  | PEN                               | L    | Н               |  |  |  |  |  |  |
| SHC | PRT‡                              | L    | ?               |  |  |  |  |  |  |
| Х   | Χ                                 | Н    | Z               |  |  |  |  |  |  |
| Х   | Χ                                 | OPEN | Z               |  |  |  |  |  |  |

 $<sup>^{\</sup>dagger}$ H = high level, L = low level, X = irrelevant, ? = indeterminate, Z = high impedance (off)

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§

| Positive supply voltage range, V <sub>CC</sub> (see Note 1)  |                |
|--------------------------------------------------------------|----------------|
| Receiver input voltage range (RA, RB)                        |                |
| Receiver differential input voltage range, V <sub>ID</sub>   | –12 V to 12 V  |
| Receiver output voltage range (RY)                           |                |
| Driver output voltage range (Power Off) (DY1, DY2, DZ2)      |                |
| Driver output voltage range (Power On) (DY1, DY2, DZ2)       |                |
| Driver input voltage range (DA, SHDN, DEN)                   |                |
| Electrostatic Discharge (see Note 2)                         |                |
| (All pins) Class 3, A                                        | 6 kV           |
| (All pins) Class 3, B                                        |                |
| Continuous total power dissipation                           |                |
| Operating free-air temperature range, T <sub>A</sub>         | 0°C to 70°C    |
| Storage temperature range, T <sub>Stq</sub>                  | –65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                |

<sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to network ground terminal unless otherwise noted.
  - 2. This rating is per MIL-STD-883C, Method 3015.7.



 $<sup>^{\</sup>ddagger}$ -0.2 V < V<sub>ID</sub> < 0.2 V

#### DISSIPATION RATING TABLE

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|
| DW      | 1125 mW                                                                    | 9.0 mW/°C                                      | 720 mW                                |

# recommended operating conditions

|                                                           | MIN   | NOM | MAX   | UNIT |
|-----------------------------------------------------------|-------|-----|-------|------|
| Positive supply voltage, V <sub>CC</sub>                  | 4.75  | 5   | 5.25  | V    |
| Negative supply voltage, VEE                              | -5.25 | -5  | -4.75 | V    |
| High-level input voltage, V <sub>IH</sub> (DA, SHDN, DEN) | 2     |     |       | V    |
| Low-level input voltage, V <sub>IL</sub> (DA, SHDN, DEN)  |       |     | 0.8   | V    |
| Receiver common-mode input voltage, V <sub>IC</sub>       | -7    |     | 7     | V    |
| Receiver differential input voltage, V <sub>ID</sub>      | -12   |     | 12    | V    |
| Operating free-air temperature, T <sub>A</sub>            | 0     |     | 70    | °C   |

# driver electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                    |               | TEST CON                                | DITIONS                                                 | MIN | TYP  | MAX  | UNIT |
|-------------------|--------------------------------------------------------------|---------------|-----------------------------------------|---------------------------------------------------------|-----|------|------|------|
| V                 | High lovel output voltage                                    |               | R <sub>L</sub> = 12 kΩ                  |                                                         | 3.6 | 4.5  |      | V    |
| Vон               | High-level output voltage                                    | Single-ended, | nded, $R_L = 120 \Omega$                |                                                         | 2   | 3.6  |      | V    |
| \/a.              | Low lovel output voltage                                     | See Figure 1  | R <sub>L</sub> = 12 kΩ                  |                                                         |     | -4.5 | -3.6 | V    |
| VOL               | Low-level output voltage                                     |               | R <sub>L</sub> = 120 Ω                  |                                                         |     | -3.6 | -2   | V    |
| IVODI             | Magnitude of differential output                             | t voltage     | R <sub>L</sub> = 120 Ω,                 | See Figure 2                                            | 4   |      |      | V    |
| $\Delta  V_{OD} $ | Change in differential voltage                               | magnitude     |                                         |                                                         |     |      | 250  | mV   |
| Voc               | Common-mode output voltage                                   | ;             |                                         |                                                         | -2  |      | 2    | V    |
| l∆Voc(ss)l        | Magnitude of change, common-mode steady-state output voltage |               | See Figure 3                            |                                                         |     |      | 200  | mV   |
| ΔVOC(PP)          | Magnitude of change, common peak-to-peak output voltage      | n-mode        |                                         |                                                         |     | 700  |      | mV   |
| Icc               | Positive supply current                                      |               |                                         | Noteed                                                  |     | 4    | 10   | mA   |
| I <sub>EE</sub>   | Negative supply current                                      |               | $SHDN = \overline{DEN} = 0 \text{ V},$  | No Load                                                 |     | -2   | -5   | mA   |
| Icc               | Positive supply current                                      |               | OURN BEN SV                             | Nolood                                                  |     |      | 100  | μΑ   |
| IEE               | Negative supply current                                      |               | SHDN = DEN = 5 V,                       | No Load                                                 |     |      | -100 | μΑ   |
| loz               | High-impedance output curren                                 | t             | $V_{CC} = 0 \text{ or } 5 \text{ V},$   | -10 ≤ V <sub>O</sub> ≤ 10 V                             |     |      | ±100 | μΑ   |
| los               | Short-circuit output current                                 |               | V <sub>CC</sub> = 5.25 V,<br>See Note 3 | $-5 \text{ V} \le \text{V}_{\text{O}} \le 5 \text{ V},$ |     | ±170 | ±450 | mA   |

NOTE 3: Not more than one output should be shorted at one time.

SLLS226A – APRIL 1996 – REVISED NOVEMBER 1997

# driver switching characteristics over operating free-air temperature range

|                  | PARAMETER                                         |       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-------|-----------------|-----|-----|-----|------|
| <sup>t</sup> PHL | Propagation delay time, high-to-low level output  |       |                 |     | 42  | 75  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output  |       |                 |     | 41  | 75  | ns   |
| tPZL             | Driver output enable time to low-level output     |       |                 |     | 25  | 100 | μs   |
| <sup>t</sup> PZH | Driver output enable time to high-level output    | SHDN  | Single ended,   |     | 25  | 100 | μs   |
| tPLZ             | Driver output disable time from low-level output  | SUDIN | See Figure 4    |     | 28  | 100 | ns   |
| <sup>t</sup> PHZ | Driver output disable time from high-level output | 7     |                 |     | 37  | 100 | ns   |
| t <sub>r</sub>   | Rise time                                         |       | 1               | 10  | 25  | 75  | ns   |
| t <sub>f</sub>   | Fall time                                         |       | 1               | 10  | 23  | 75  | ns   |
| tPHL             | Propagation delay time, high-to-low level output  |       |                 |     | 40  | 75  | ns   |
| tPLH             | Propagation delay time, low-to-high level output  |       | 1               |     | 42  | 75  | ns   |
| 4                | Driver cutout enable time to level evel cutout    | SHDN  |                 |     | 25  | 100 | μs   |
| tPZL             | Driver output enable time to low-level output     | DEN   | ]               |     | 29  | 150 | ns   |
| 4                | Driver cutout enable time to high level cutout    | SHDN  |                 |     | 25  | 100 | μs   |
| <sup>t</sup> PZH | Driver output enable time to high-level output    | DEN   | Differential,   |     | 35  | 150 | ns   |
| 4                | Driver cutout disable time from level cutout      | SHDN  | See Figure 5    |     | 28  | 100 | ns   |
| <sup>t</sup> PLZ | Driver output disable time from low-level output  | DEN   |                 |     | 34  | 100 | ns   |
| 4                | Driver cuteut dischie time from high level cuteut | SHDN  | 1               |     | 37  | 100 | ns   |
| tPHZ             | Driver output disable time from high-level output | DEN   | 1               |     | 34  | 100 | ns   |
| t <sub>r</sub>   | Rise time                                         |       | ]               | 10  | 27  | 75  | ns   |
| t <sub>f</sub>   | Fall time                                         |       | <u> </u>        | 10  | 26  | 75  | ns   |
| tSK(p)           | Pulse skew,  tpLH - tpHL                          |       |                 |     |     | 22  | ns   |

# receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER         |                                                                              | TEST COM                                 | MIN                                               | TYP  | MAX | UNIT |    |
|-------------------|------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------------|------|-----|------|----|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                                       |                                          |                                                   |      |     | 200  | mV |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                                       | See Figure 6                             |                                                   | -200 |     |      | mV |
| V <sub>hys</sub>  | Differential input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                          |                                                   |      | 50  |      | mV |
| VOH               | High-level output voltage (see Note 4)                                       | V <sub>IC</sub> = 0,<br>See Figure 6     | $I_{OH} = -2 \text{ mA},$                         | 2    | 4.5 |      | V  |
| VOL               | Low-level output voltage                                                     | V <sub>IC</sub> = 0,<br>See Figure 6     | $I_{OL} = 2 \text{ mA},$                          |      | 0.4 | 0.8  | V  |
| las               | Short aircuit autaut aurrant                                                 | V <sub>O</sub> = 0                       |                                                   |      | -45 | -85  | mA |
| los               | Short-circuit output current                                                 | V <sub>O</sub> = 5.25 V                  |                                                   |      | 45  | 85   | mA |
| R <sub>IN</sub>   | Input resistance                                                             | $V_{CC} = 0 \text{ or } 5.25 \text{ V},$ | $-12 \text{ V} \le \text{V}_{I} \le 12 \text{ V}$ | 6    | 30  |      | kΩ |

NOTE 4: If the inputs are left unconnected, receivers one and two interpret this as a high-level input and receiver three interprets this as a low-level input so that all outputs are at the high level.

## receiver switching characteristics over recommended conditions (unless otherwise noted)

|                  | PARAMETER                                           |              | TEST CO                        | NDITIONS         | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------------------|--------------|--------------------------------|------------------|-----|-----|-----|------|
| tPHL             | Propagation delay time, high-to-low level output    |              |                                |                  |     | 30  | 75  | ns   |
| tPLH             | Propagation delay time, low-to-high level output    |              | ]                              |                  |     | 30  | 75  | ns   |
| t <sub>r</sub>   | Rise time                                           |              | $R_L = 2 kΩ$ ,<br>See Figure 6 | $C_L = 15  pF$ , |     | 15  | 30  | ns   |
| tf               | Fall time                                           |              | Occ riguic o                   |                  |     | 15  | 30  | ns   |
| tSK(P)           | Pulse skew  tpLH-tpHL                               |              |                                |                  |     |     | 20  | ns   |
| tPZL             | Receiver output enable time to low-level output     |              |                                |                  |     | 35  | 100 | ns   |
| tPZH             | Receiver output enable time to high-level output    |              |                                |                  |     | 35  | 100 | ns   |
| tPLZ             | Receiver output disable time from low-level output  | Differential |                                |                  |     | 20  | 100 | ns   |
| <sup>t</sup> PHZ | Receiver output disable time from high-level output | ]            |                                | Caa Firuma 7     |     | 20  | 100 | ns   |
| tPZL             | Receiver output enable time to low-level output     |              | $C_L = 50 \text{ pF},$         | See Figure 7     |     | 12  | 25  | ns   |
| <sup>t</sup> PZH | Receiver output enable time to high-level output    | 1            |                                |                  |     | 12  | 25  | μs   |
| t <sub>PLZ</sub> | Receiver output disable time from low-level output  | Single-ended |                                |                  |     | 25  | 100 | μs   |
| <sup>t</sup> PHZ | Receiver output disable time from high-level output |              |                                |                  |     | 125 | 400 | ns   |



NOTE A: C<sub>L</sub> = 50 pF

Figure 1. Single-Ended Driver DC Parameter Test Circuits



Figure 2. Differential Driver DC Parameter Test Circuit





**VOLTAGE WAVEFORM** 

NOTE A: Measured 3dB Bandwidth = 300 MHz

Figure 3. Differential Driver Common-Mode Output Voltage Test Circuit





NOTES: A.  $C_L$  = 50 pF,  $R_L$  = 120  $\Omega$  B. The input waveform  $t_r$ ,  $t_f \le$  10 ns.

Figure 4. Single-Ended Driver Propagation and Transition Times Test Circuits and Waveform



**TEST CIRCUIT** 



NOTE A: For the input waveform  $t_f$ ,  $t_f < = 10$  ns

Figure 5. Differential Driver Propagation and Transition Times Test Circuit and Waveforms



NOTE A: For the input waveform  $t_r$ ,  $t_f < = 10$  ns

Figure 6. Receiver Propagation and Transition Times Test Circuit and Waveform





#### **TEST CIRCUIT**



NOTE A: For the input waveform  $t_r$ ,  $t_f < = 10$  ns

Figure 7. Receiver Enable and Disable Test Circuit and Waveforms

#### **APPLICATION INFORMATION**





 $<sup>\</sup>dagger$  USART = universal synchronous asynchronous receiver transmitter

Figure 8. GeoPort 9-Pin DTE Connection Application

#### generator characteristics

| PARAMETER           |                              | TEST                                      | TEST CONDITIONS |     | 232/V.28 |     | V.10 | 562  |      | UNIT |
|---------------------|------------------------------|-------------------------------------------|-----------------|-----|----------|-----|------|------|------|------|
|                     |                              | l lesi c                                  | CNDITIONS       | MIN | MAX      | MIN | MAX  | MIN  | MAX  | UNII |
|                     |                              | Open circuit                              |                 |     | 25       | 4   | 6    |      | 13.2 | V    |
| IVOI                | Output voltage magnitude     | $3 \text{ k}\Omega \leq \text{RL} \leq 7$ | 7 kΩ            | 5   | 15       | NA  |      | 3.7  |      | V    |
|                     |                              | $R_L = 450 \Omega$                        |                 | NA  |          | 3.6 |      | NA   |      | V    |
| Ios                 | Short-circuit output current | V <sub>O</sub> = 0                        |                 |     | 100      |     | 150  |      | 60   | mA   |
| R(OFF)              | Power-off source resistance  | $V_{CC} = 0$ ,                            | VO  < 2 V       | 300 |          | NA  |      | 300  |      | Ω    |
| I <sub>O(OFF)</sub> | Power-off output current     | $V_{CC} = 0$ ,                            | VO  < 6 V       | NA  |          |     | ±100 | NA   |      | μΑ   |
| SR                  | Output voltage slew rate     |                                           |                 |     | 30       | NA  |      | 4    | 30   | V/μs |
|                     |                              | ±3.3 V to ±3.3                            | 3 V             | NA  |          | NA  |      | 0.22 | 2.1  | μs   |
| t <sub>t</sub>      | Output transition time       | ±3 V to ±3 V                              |                 |     | 0.04     | NA  |      | NA   |      | ui‡  |
|                     |                              | 10% to 90%                                | ·               | NA  |          |     | 0.3  | NA   |      | ui‡  |
| VO(RING)            | Output voltage ring          |                                           | ·               | NA  |          |     | 10%  |      | 5%   |      |

<sup>‡</sup> ui is the unit interval and is the inverse of the signaling rate (bit time).



SLLS226A - APRIL 1996 - REVISED NOVEMBER 1997

### **APPLICATION INFORMATION**

### receiver characteristics

|                 | PARAMETER                | TEST CONDITIONS                | 232/ | 232/V.28 |      | 423/V.10 |     | 562 |      |
|-----------------|--------------------------|--------------------------------|------|----------|------|----------|-----|-----|------|
|                 | PARAMETER                | TEST CONDITIONS                | MIN  | MAX      | MIN  | MAX      | MIN | MAX | UNIT |
| V <sub>I</sub>  | Input voltage            |                                |      | 25       |      | 10       |     | 25  | V    |
| V <sub>IT</sub> | Input voltage threshold  | V <sub>I</sub>   < 15 V        | -3   | 3        | NA   |          | -3  | 3   | V    |
|                 | input voitage tilleshold | V <sub> </sub>   < 10 V        | NA   |          | -0.2 | 0.2      | NA  |     | V    |
| RI              | Input registance         | 3 V <  V <sub>I</sub>   < 15 V | 3    | 7        | NA   |          | 3   | 7   | kΩ   |
|                 | Input resistance         | V <sub>I</sub>   < 10 V        | NA   |          | 4    |          | NA  |     | kΩ   |

SLLS226A - APRIL 1996 - REVISED NOVEMBER 1997

#### **MECHANICAL INFORMATION**

#### DW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**16 PIN SHOWN** 



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
  - D. Falls within JEDEC MS-013





#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN75LBC771DW     | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75LBC771              | Samples |
| SN75LBC771DWG4   | ACTIVE | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75LBC771              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated