



# **AUTOSWITCHING POWER MUX**

## **FEATURES**

- Two-Input, One-Output Power Multiplexer With Low r<sub>DS(on)</sub> Switches:
  - 84 m $\Omega$  Typ (TPS2111)
  - 120 m $\Omega$  Typ (TPS2110)
- Reverse and Cross-Conduction Blocking
- Wide Operating Voltage Range . . . . 2.8 V to 5.5 V
- Low Standby Current . . . . 0.5-μA Typ
- Low Operating Current . . . . 55-μA Typ
- Adjustable Current Limit
- Controlled Output Voltage Transition Times, Limits Inrush Current and Minimizes Output Voltage Hold-Up Capacitance
- CMOS and TTL Compatible Control Inputs
- Manual and Auto-Switching Operating Modes
- Thermal Shutdown
- Available in a TSSOP-8 Package

#### **APPLICATIONS**

- PCs
- PDAs
- Digital Cameras
- Modems
- Cell phones
- Digital Radios
- MP3 Players



## DESCRIPTION

The TPS211x family of power multiplexers enables seamless transition between two power supplies, such as a battery and a wall adapter, each operating at 2.8–5.5 V and delivering up to 1 A. The TPS211x family includes extensive protection circuitry, including user-programmable current limiting, thermal protection, inrush current control, seamless supply transition, cross-conduction blocking, and reverse-conduction blocking. These features greatly simplify designing power multiplexer applications.

# TYPICAL APPLICATION



A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **AVAILABLE OPTIONS**

| FEATURE                        |           | TPS2110    | TPS2111    | TPS2112    | TPS2113    | TPS2114    | TPS2115    |
|--------------------------------|-----------|------------|------------|------------|------------|------------|------------|
| Current Limit Adjustment Range |           | 0.31-0.75A | 0.63-1.25A | 0.31-0.75A | 0.63-1.25A | 0.31-0.75A | 0.63-1.25A |
| Cuitabia a asa da s            | Manual    | Yes        | Yes        | No         | No         | Yes        | Yes        |
| Switching modes                | Automatic | Yes        | Yes        | Yes        | Yes        | Yes        | Yes        |
| Switch Status Output           |           | No         | No         | Yes        | Yes        | Yes        | Yes        |
| Package                        |           | TSSOP-8    | TSSOP-8    | TSSOP-8    | TSSOP-8    | TSSOP-8    | TSSOP-8    |

#### ORDERING INFORMATION

| TA            | PACKAGE       | ORDERING NUMBER(1) | MARKINGS |
|---------------|---------------|--------------------|----------|
| 4000 1- 0500  | TOOOD O (DIA) | TPS2110PW          | 2110     |
| -40°C to 85°C | TSSOP-8 (PW)  | TPS2111PW          | 2111     |

<sup>(1)</sup> The PW package is available taped and reeled. Add an R suffix to the device type (e.g., TPS2110PWR) to indicate tape and reel.

## **PACKAGE DISSIPATION RATINGS**

| PACKAGE      | DERATING FACTOR ABOVE | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|--------------|-----------------------|-----------------------|-----------------------|-----------------------|
|              | T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          | POWER RATING          |
| TSSOP-8 (PW) | 3.87 mW/°C            | 386.84 mW             | 212.76 mW             | 154.73 mW             |

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                             |                                      | TPS2110, TPS2111             |
|---------------------------------------------|--------------------------------------|------------------------------|
| Input voltage range at pins IN1, IN2,       | D0, D1, VSNS, ILIM <sup>(2)</sup>    | −0.3 V to 6 V                |
| Output voltage range, VO(OUT)(2)            |                                      | −0.3 V to 6 V                |
| Continuous sutnut surrent la                | TPS2110                              | 0.9 A                        |
| Continuous output current, IO               | TPS2111                              | 1.5 A                        |
| Continuous total power dissipation          |                                      | See Dissipation Rating Table |
| Operating virtual junction temperature      | e range, TJ                          | -40°C to 125°C               |
| Storage temperature range, T <sub>Stg</sub> |                                      | −65°C to 150°C               |
| Lead temperature soldering 1,6 mm           | (1/16 inch) from case for 10 seconds | 260°C                        |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                                                                                                                                                                                                                                                           |                             | N  | IN MA  | ·Χ | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----|--------|----|------|
| Langet and to the second like A.V.                                                                                                                                                                                                                        | V <sub>I(IN2)</sub> ≥ 2.8 V | ,  | 1.5 5  | .5 | .,   |
| Input voltage at IN1, $V_{I(IN1)}$ VI(IN2) < 2.8 V  Input voltage at IN2, $V_{I(IN2)}$ VI(IN1) $\geq$ 2.8 V  VI(IN1) $\leq$ 2.8 V  Input voltage, $V_{I(D0)}$ , $V_{I(D1)}$ , $V_{I(VSNS)}$ Current limit adjustment range, $I_{O(OUT)}$ TPS2110  TPS2111 | V <sub>I(IN2)</sub> < 2.8 V | 2  | 2.8 5  | .5 | V    |
| nput voltage at IN2, V <sub>I(IN2)</sub>                                                                                                                                                                                                                  | V <sub>I(IN1)</sub> ≥ 2.8 V | ,  | 1.5 5  | .5 | .,   |
|                                                                                                                                                                                                                                                           | V <sub>I(IN1)</sub> < 2.8 V | 2  | 2.8 5  | .5 | V    |
| Input voltage, VI(DO), VI(D1), VI(VSNS)                                                                                                                                                                                                                   |                             |    | 0 5    | .5 | V    |
|                                                                                                                                                                                                                                                           | TPS2110                     | 0. | 31 0.  | 75 |      |
| Current limit adjustment range, I <sub>O(OUT)</sub>                                                                                                                                                                                                       | TPS2111                     | 0. | 63 1.: | 25 | Α    |
| Operating virtual junction temperature, T <sub>J</sub>                                                                                                                                                                                                    |                             | _  | 40 1:  | 25 | °C   |

# **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                  | MIN | MAX | UNIT |
|------------------|-----|-----|------|
| Human body model |     | 2   | kV   |
| CDM              |     | 500 | V    |

<sup>(2)</sup> All voltages are with respect to GND.



# **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range,  $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ ,  $R_{ILIM} = 400 \Omega$  (unless otherwise noted)

| PARAMETER               |                                                  |                                                   | TEGT GOVERNO                              |     | TPS2110 |     | TPS2111 |     |     |                  |
|-------------------------|--------------------------------------------------|---------------------------------------------------|-------------------------------------------|-----|---------|-----|---------|-----|-----|------------------|
|                         |                                                  | TEST CONDITIONS                                   |                                           | MIN | TYP     | MAX | MIN     | TYP | MAX | UNIT             |
| POWER SV                | VITCH                                            |                                                   |                                           |     |         |     |         |     |     |                  |
|                         |                                                  | T <sub>J</sub> = 25°C,<br>I <sub>I</sub> = 500 mA | $V_{I(IN1)} = V_{I(IN2)} = 5.0 \text{ V}$ |     | 120     | 140 |         | 84  | 110 |                  |
|                         | Drain-source<br>on-state resistance<br>(INx–OUT) |                                                   | $V_{I(IN1)} = V_{I(IN2)} = 3.3 \text{ V}$ |     | 120     | 140 |         | 84  | 110 | $\text{m}\Omega$ |
| rna( )(1)               |                                                  | 1 <u>L</u> = 300 m/                               | $V_{I(IN1)} = V_{I(IN2)} = 2.8 \text{ V}$ |     | 120     | 140 |         | 84  | 110 |                  |
| r <sub>DS(on)</sub> (1) |                                                  | T 40500                                           | $V_{I(IN1)} = V_{I(IN2)} = 5.0 \text{ V}$ |     |         | 220 |         |     | 150 |                  |
|                         | ( ,                                              | $T_J = 125^{\circ}C$ ,<br>$I_J = 500 \text{ mA}$  | $V_{I(IN1)} = V_{I(IN2)} = 3.3 \text{ V}$ |     |         | 220 |         |     | 150 | $\text{m}\Omega$ |
|                         |                                                  | 1 <u>L</u> = 000 IIIA                             | $V_{I(IN1)} = V_{I(IN2)} = 2.8 \text{ V}$ |     |         | 220 | •       | •   | 150 |                  |

<sup>(1)</sup> The TPS211x can switch a voltage as low as 1.5 V as long as there is a minimum of 2.8 V at one of the input power pins. In this specific case, the lower supply voltage has no effect on the IN1 and IN2 switch on-resistances.

| PARAMETER                                                   | TEST CONDITIONS                                                                                                            | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| LOGIC INPUTS (D0 AND D1)                                    |                                                                                                                            |     |     |     |      |
| VIH High-level input voltage                                |                                                                                                                            | 2   |     |     | V    |
| V <sub>IL</sub> Low-level input voltage                     |                                                                                                                            |     |     | 0.7 | V    |
|                                                             | D0 or D1 = High, sink current                                                                                              |     |     | 1   |      |
| Input current at D0 or D1                                   | D0 or D1 = Low, source current                                                                                             | 0.5 | 1.4 | 5   | μΑ   |
| SUPPLY AND LEAKAGE CURRE                                    | NTS                                                                                                                        |     |     | ·   |      |
|                                                             | D1 = High, D0 = Low (IN1 active), $V_{I(IN1)} = 5.5 \text{ V}$ , $V_{I(IN2)} = 3.3 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$ |     | 55  | 90  |      |
| Supply current from IN1                                     | D1 = High, D0 = Low (IN1 active), $V_{I(IN1)}$ = 3.3 V, $V_{I(IN2)}$ = 5.5 V, $I_{O(OUT)}$ = 0 A                           |     | 1   | 12  | μΑ   |
| (operating)                                                 | D0 = D1 = Low (IN2 active), $V_{I(IN1)}$ = 5.5 V, $V_{I(IN2)}$ = 3.3 V, $I_{O(OUT)}$ = 0 A                                 |     |     | 75  | μΑ   |
|                                                             | D0 = D1 = Low (IN2 active), $V_{I(IN1)}$ = 3.3 V, $V_{I(IN2)}$ = 5.5 V, $I_{O(OUT)}$ = 0 A                                 |     |     | 1   |      |
|                                                             | D1 = High, D0 = Low (IN1 active), $V_{I(IN1)}$ = 5.5 V, $V_{I(IN2)}$ = 3.3 V, $I_{O(OUT)}$ = 0 A                           |     |     | 1   |      |
| Supply current from IN2                                     | D1 = High, D0 = Low (IN1 active), $V_{I(IN1)} = 3.3 \text{ V}$ , $V_{I(IN2)} = 5.5 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$ |     |     | 75  |      |
| (operating)                                                 | D0 = D1 = Low (IN2 active), $V_{I(IN1)} = 5.5 \text{ V}$ , $V_{I(IN2)} = 3.3 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$       |     | 1   | 12  | μΑ   |
|                                                             | D0 = D1 = Low (IN2 active), $V_{I(IN1)} = 3.3 \text{ V}$ , $V_{I(IN2)} = 5.5 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$       |     | 55  | 90  |      |
| Quiescent current from IN1                                  | D0 = D1 = High (inactive), $V_{I(IN1)} = 5.5 \text{ V}$ , $V_{I(IN2)} = 3.3 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$        |     | 0.5 | 2   |      |
| (STANDBY)                                                   | D0 = D1 = High (inactive), $V_{I(IN1)} = 3.3 \text{ V}$ , $V_{I(IN2)} = 5.5 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$        |     |     | 1   | μΑ   |
| Quiescent current from IN2                                  | D0 = D1 = High (inactive), $V_{I(IN1)} = 5.5 \text{ V}$ , $V_{I(IN2)} = 3.3 \text{ V}$ , $I_{O(OUT)} = 0 \text{ A}$        |     |     | 1   |      |
| (STANDBY)                                                   | $D0 = D1 = High \text{ (inactive)}, V_{I(IN1)} = 3.3 \text{ V}, V_{I(IN2)} = 5.5 \text{ V}, V_{I(IN2)} = 0.4 \text{ A}$    |     | 0.5 | 2   | μA   |
| Forward leakage current from IN1 (measured from OUT to GND) | D0 = D1 = High (inactive), $V_{I(IN1)}$ = 5.5 V, IN2 open, $V_{O(OUT)}$ = 0 V (shorted), $T_{J}$ = 25°C                    |     | 0.1 | 5   | μΑ   |
| Forward leakage current from IN2 (measured from OUT to GND) | D0 =D1= High (inactive), $V_{I(IN2)}$ = 5.5 V, IN1 open, $V_{O(OUT)}$ = 0 V (shorted), $T_{J}$ = 25°C                      |     | 0.1 | 5   | μΑ   |
| Reverse leakage current to INx (measured from INx to GND)   | D0 = D1 = High (inactive), $V_{I(INx)} = 0 \text{ V}$ , $V_{O(OUT)} = 5.5 \text{ V}$ , $T_J = 25^{\circ}\text{C}$          |     | 0.3 | 5   | μΑ   |



# **ELECTRICAL CHARACTERISTICS Continued**

over recommended operating junction temperature range,  $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ ,  $R_{ILIM} = 400 \Omega$  (unless otherwise noted)

|      | PARAMETER                                  |                           | TEST CONDITIONS                                                                       | MIN  | TYP  | MAX  | UNIT |
|------|--------------------------------------------|---------------------------|---------------------------------------------------------------------------------------|------|------|------|------|
| CURF | ENT LIMIT CIRCUIT                          |                           |                                                                                       |      |      |      |      |
|      | TPS2110                                    | R <sub>ILIM</sub> = 400 Ω | 0.51                                                                                  | 0.63 | 0.80 |      |      |
|      | Cummant limit a course of                  | 1752110                   | R <sub>ILIM</sub> = 700 Ω                                                             | 0.30 | 0.36 | 0.50 |      |
|      | Current limit accuracy                     | TPS2111                   | R <sub>ILIM</sub> = 400 Ω                                                             | 0.95 | 1.25 | 1.56 | Α    |
|      |                                            | 1752111                   | R <sub>ILIM</sub> = 700 Ω                                                             | 0.47 | 0.71 | 0.99 |      |
| td   | Current limit settling time <sup>(1)</sup> |                           | Time for short–circuit output current to settle within 10% of its steady state value. |      | 1    |      | ms   |
|      | Input current at ILIM                      |                           | V <sub>I(ILIM)</sub> = 0 V, I <sub>O(OUT)</sub> = 0 A                                 | -15  |      | 0    | μΑ   |

<sup>(1)</sup> Not tested in production.

| PARAMETER                                                   | TEST CONDITIONS                    | MIN   | TYP   | MAX   | UNIT |
|-------------------------------------------------------------|------------------------------------|-------|-------|-------|------|
| VSNS COMPARATOR                                             | ·                                  |       |       |       |      |
| VONO three-baldwelte-re-                                    | V <sub>I</sub> (VSNS) ↑            | 0.78  | 0.8   | 0.82  | .,   |
| VSNS threshold voltage                                      | VI(VSNS) ↓                         | 0.735 | 0.755 | 0.775 | V    |
| VSNS comparator hysteresis(1)                               |                                    | 30    |       | 60    | mV   |
| Deglitch of VSNS comparator (both $\uparrow\downarrow$ )(1) |                                    | 90    | 150   | 220   | μs   |
| Input current                                               | 0 V ≤ V <sub>I(VSNS)</sub> ≤ 5.5 V | -1    |       | 1     | μΑ   |
| UVLO                                                        | ·                                  |       |       |       |      |
| N.4 I N.O. I N.4. O.                                        | Falling edge                       | 1.15  | 1.25  |       | .,   |
| IN1 and IN2 UVLO                                            | Rising edge                        |       | 1.30  | 1.35  | V    |
| IN1 and IN2 UVLO hysteresis <sup>(1)</sup>                  |                                    | 30    | 57    | 65    | mV   |
| Laterana IV IV O (the himbon of IV and IVO)                 | Falling edge                       | 2.4   | 2.53  |       | .,   |
| Internal V <sub>DD</sub> UVLO (the higher of IN1 and IN2)   | Rising edge                        |       | 2.58  | 2.8   | V    |
| Internal V <sub>DD</sub> UVLO hysteresis <sup>(1)</sup>     |                                    | 30    | 50    | 75    | mV   |
| UVLO deglitch for IN1, IN2 <sup>(1)</sup>                   | Falling edge                       |       | 110   |       | μs   |

<sup>(1)</sup> Not tested in production.

|              | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                                       | MIN | TYP | MAX | UNIT |
|--------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| REVERSE CO   |                                                               |                                                                                                                                                                                       |     |     |     |      |
| ΔVO(I_block) | Minimum output-to-input voltage difference to block switching | D0 = D1 = high, $V_{I(INx)}$ = 3.3 V. Connect OUT to a 5 V supply through a series 1-k $\Omega$ resistor. Let D0 = low. Slowly decrease the supply voltage until OUT connects to IN1. | 80  | 100 | 120 | mV   |

| PARAMETER                                     | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|-----------------------------------------------|------------------------------|-----|-----|-----|------|
| THERMAL SHUTDOWN                              |                              |     |     |     |      |
| Thermal shutdown threshold(1)                 | TPS211x is in current limit. | 135 |     |     |      |
| Recovery from thermal shutdown <sup>(1)</sup> | TPS211x is in current limit. | 125 |     |     | °C   |
| Hysteresis(1)                                 |                              |     | 10  |     |      |
| IN2-IN1 COMPARATORS                           |                              |     |     |     |      |
| Hysteresis of IN2–IN1 comparator              |                              | 0.1 |     | 0.2 | V    |
| Deglitch of IN2–IN1 comparator, (both ↑↓)(1)  |                              | 90  | 150 | 220 | μs   |

<sup>(1)</sup> Not tested in production.

4



# **SWITCHING CHARACTERISTICS**

over recommended operating junction temperature range,  $V_{I(IN1)} = V_{I(IN2)} = 5.5 \text{ V}$ ,  $R_{ILIM} = 400 \Omega$  (unless otherwise noted)

|                     | 242445752                                                | TT0T 00                                                                                                                                 | Т                                                                                                           | PS2110 | )    | Т   |     |      |      |    |
|---------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------|------|-----|-----|------|------|----|
|                     | PARAMETER                                                | TEST CO                                                                                                                                 | MIN                                                                                                         | TYP    | MAX  | MIN | TYP | MAX  | UNIT |    |
| POWE                | R SWITCH                                                 |                                                                                                                                         |                                                                                                             |        |      |     |     |      |      |    |
| t <sub>r</sub>      | Output rise time from an enable <sup>(1)</sup>           | VI(IN1) = VI(IN2) = 5 V                                                                                                                 | $T_J = 25^{\circ}C, C_L = 1 \mu F,$<br>$I_L = 500 \text{ mA},$<br>See Figure 1(a)                           | 0.5    | 1.0  | 1.5 | 1   | 1.8  | 3    | ms |
| t <sub>f</sub>      | Output fall time from a disable(1)                       | VI(IN1) = VI(IN2) = 5 V                                                                                                                 | $T_J = 25^{\circ}C, C_L = 1 \mu F,$<br>$I_L = 500 \text{ mA},$<br>See Figure 1(a)                           | 0.35   | 0.5  | 0.7 | 0.5 | 1    | 2    | ms |
|                     | Transition time(1)                                       | IN1 to IN2 transition,<br>VI(IN1) = 3.3 V,<br>VI(IN2) = 5 V                                                                             | T <sub>J</sub> = 125°C, C <sub>L</sub> = 10 $\mu$ F,<br>I <sub>L</sub> = 500 mA<br>[Measure transition time |        | 40   | 60  |     | 40   | 60   |    |
| t <sub>t</sub> Tran | ransition time(1)                                        | IN2 to IN1 transition,<br>VI(IN1) = 5 V,<br>VI(IN2) = 3.3 V                                                                             | as 10–90% rise time or<br>from 3.4 V to 4.8 V on<br>VO(OUT)],<br>See Figure 1(b)                            |        | 40   | 60  |     | 40   | 60   | μs |
| <sup>t</sup> PLH1   | Turn-on propagation delay from enable(1)                 | V <sub>I</sub> (IN1) = V <sub>I</sub> (IN2) = 5 V<br>Measured from enable to<br>10% of V <sub>O</sub> (OUT)                             | $T_J = 25^{\circ}C, C_L = 10 \mu F,$<br>$I_L = 500 \text{ mA},$<br>See Figure 1(a)                          |        | 0.5  |     |     | 1    |      | ms |
| <sup>t</sup> PHL1   | Turn-off propagation delay from a disable <sup>(1)</sup> | V <sub>I</sub> (IN1) = V <sub>I</sub> (IN2) = 5 V,<br>Measured from disable<br>to 90% of V <sub>O</sub> (OUT)                           | $T_J = 25^{\circ}C, C_L = 10 \mu F,$<br>$I_L = 500 \text{ mA},$<br>See Figure 1(a)                          |        | 3    |     |     | 5    |      | ms |
| <sup>t</sup> PLH2   | Switch-over rising propagation delay(1)                  | Logic 1 to Logic 0<br>transition on D1,<br>VI(IN1) = 1.5 V,<br>VI(IN2) = 5 V,<br>VI(D0) = 0 V,<br>Measured from D1 to<br>10% of VO(OUT) | $T_J = 25^{\circ}C$ , $C_L = 10 \mu F$ , $I_L = 500 \text{ mA}$ , See Figure 1(c)                           |        | 0.17 | 1   |     | 0.17 | 1    | ms |
| tPHL2               | Switch-over falling propagation delay(1)                 | Logic 0 to Logic 1<br>transition on D1,<br>VI(IN1) = 1.5V,<br>VI(IN2) = 5V,<br>VI(D0) = 0 V,<br>Measured from D1 to<br>90% of VO(OUT)   | $T_J = 25^{\circ}C$ , $C_L = 10 \mu F$ , $I_L = 500 \text{ mA}$ , See Figure 1(c)                           | 2      | 3    | 10  | 2   | 5    | 10   | ms |

<sup>(1)</sup> Not tested in production.



# TRUTH TABLE

| D1 | D0 | V <sub>I(VSNS)</sub> > 0.8V | $V_{I(IN2)} > V_{I(IN1)}$ | OUT(1) |
|----|----|-----------------------------|---------------------------|--------|
| 0  | 0  | X                           | X                         | IN2    |
| 0  | 1  | YES                         | X                         | IN1    |
| 0  | 1  | NO                          | NO                        | IN1    |
| 0  | 1  | NO                          | YES                       | IN2    |
| 1  | 0  | X                           | X                         | IN1    |
| 1  | 1  | Х                           | X                         | Hi-Z   |

<sup>(1)</sup>The under-voltage lockout circuit causes the output to go Hi-Z if the selected power supply does not exceed the IN1/IN2 UVLO, or if neither of the supplies exceeds the internal VDD UVLO.

# **Terminal Functions**

| TERMI | TERMINAL |     | DECORIDATION                                                                                                                                                                                                                                                       |
|-------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                        |
| D0    | 1        | 1   | TTL and CMOS compatible input pins. Each pin has a 1-μA pull-up. The truth table shown above illustrates the                                                                                                                                                       |
| D1    | 2        | 1   | functionality of D0 and D1.                                                                                                                                                                                                                                        |
| GND   | 5        | 1   | Ground                                                                                                                                                                                                                                                             |
| IN1   | 8        | -   | Primary power switch input. The IN1 switch can be enabled only if the IN1 supply is above the UVLO threshold and at least one supply exceeds the internal $V_{\mbox{DD}}$ UVLO.                                                                                    |
| IN2   | 6        | I   | Secondary power switch input. The IN2 switch can be enabled only if the IN2 supply is above the UVLO threshold and at least one supply exceeds the internal V <sub>DD</sub> UVLO.                                                                                  |
| ILIM  | 4        | I   | A resistor $R_{ILIM}$ from ILIM to GND sets the current limit $I_L$ to 250/ $R_{ILIM}$ and 500/ $R_{ILIM}$ for the TPS2110 and TPS2111, respectively.                                                                                                              |
| OUT   | 7        | 0   | Power switch output                                                                                                                                                                                                                                                |
| VSNS  | 3        | I   | In the auto-switching mode (D0 = 1, D1 = 0), an internal power FET connects OUT to IN1 if the VSNS voltage is greater than 0.8 V. Otherwise, the FET connects OUT to the higher of IN1 and IN2. The truth table shown above illustrates the functionality of VSNS. |



# **FUNCTIONAL BLOCK DIAGRAM**





# PARAMETER MEASUREMENT INFORMATION







Figure 1. Propagation Delays and Transition Timing Waveforms

8





Figure 2



Figure 3



#### **OUTPUT SWITCHOVER VOLTAGE DROOP** V<sub>I(DO)</sub> 5 V -2V/Div TPS2111PW $0.1 \, \mu F$ f = 580 Hz 90% Duty Cycle D0 IN1 2 V<sub>I(D1)</sub> D1 OUT 2V/Div 3 VSNS IN2 50 $\Omega$ ILIM GND $C_L = 1 \mu F$ $\mathbf{400}~\Omega$ V<sub>O(OUT)</sub> $0.1 \mu F$ 2V/Div $\textbf{C}_{\boldsymbol{L}}=\textbf{0}\;\mu\textbf{F}$

**Output Switchover Voltage Droop Test Circuit** 

Figure 4

t - Time - 40 μs/div



# **OUTPUT SWITCHOVER VOLTAGE DROOP**





**Output Switchover Voltage Droop Test Circuit** 

Figure 5



# INRUSH CURRENT vs LOAD CAPACITANCE





**Output Capacitor Inrush Current Test Circuit** 

Figure 6

















Figure 12



## **APPLICATION INFORMATION**

Some applications have two energy sources, one of which should be used in preference to another. Figure 13 shows a circuit that will connect IN1 to OUT until the voltage at IN1 falls below a user-specified threshold. Once the voltage on IN1 falls below this threshold, the TPS2110/1 will select the higher of the two supplies. This usually means that the TPS2110/1 will swap to IN2.



Figure 13. Auto-Selecting for a Dual Power Supply Application

In Figure 14, the multiplexer selects between two power supplies based upon the EN1 logic signal. OUT connects to IN1 if EN1 is logic 1, otherwise OUT connects to IN2. The logic thresholds for the D1 terminal are compatible with both TTL and CMOS logic.



Figure 14. Manually Switching Power Sources



#### **DETAILED DESCRIPTION**

# **AUTO-SWITCHING MODE**

D0 equal to logic 1 and D1 equal to logic 0 selects the auto-switching mode. In this mode, OUT connects to IN1 if  $V_{I(VSNS)}$  is greater than 0.8 V, otherwise OUT connects to the higher of IN1 and IN2.

The VSNS terminal includes hysteresis equal to 3.75–7.5% of the threshold selected for transition from the primary supply to the higher of the two supplies. This hysteresis helps avoid repeated switching from one supply to the other due to resistive drops.

## MANUAL SWITCHING MODE

D0 equal to logic 0 selects the manual-switching mode. In this mode, OUT connects to IN1 if D1 is equal to logic 1, otherwise OUT connects to IN2.

#### **N-CHANNEL MOSFETs**

Two internal high-side power MOSFETs implement a single-pole double-throw (SPDT) switch. Digital logic selects the IN1 switch, IN2 switch, or no switch (Hi-Z state). The MOSFETs have no parallel diodes so output-to-input current cannot flow when the FET is off. An integrated comparator prevents turn-on of a FET switch if the output voltage is greater than the input voltage.

#### CROSS-CONDUCTION BLOCKING

The switching circuitry ensures that both power switches will never conduct at the same time. A comparator monitors the gate-to-source voltage of each power FET and allows a FET to turn on only if the gate-to-source voltage of the other FET is below the turn-on threshold voltage.

#### REVERSE-CONDUCTION BLOCKING

When the TPS211x switches from a higher-voltage supply to a lower-voltage supply, current can potentially flow back from the load capacitor into the lower-voltage supply. To minimize such reverse conduction, the TPS211x will not connect a supply to the output until the output voltage has fallen to within 100 mV of the supply voltage. Once a supply has been connected to the output, it will remain connected regardless of output voltage.

#### CHARGE PUMP

The higher of supplies IN1 and IN2 powers the internal charge pump. The charge pump provides power to the current limit amplifier and allows the output FET gate voltage to be higher than the IN1 and IN2 supply voltages. A gate voltage that is higher than the source voltage is necessary to turn on the N-channel FET.

#### **CURRENT LIMITING**

A resistor R<sub>ILIM</sub> from ILIM to GND sets the current limit to 250/ R<sub>ILIM</sub> and 500/R<sub>ILIM</sub> for the TPS2110 and TPS2111, respectively. Setting resistor R<sub>ILIM</sub> equal to zero is not recommended as that disables current limiting.

#### **OUTPUT VOLTAGE SLEW-RATE CONTROL**

The TPS2110/1 slews the output voltage at a slow rate when OUT switches to IN1 or IN2 from the Hi-Z state (see *Truth Table*). ). A slow slew rate limits the inrush current into the load capacitor. High inrush currents can glitch the voltage bus and cause a system to hang up or reset. It can also cause reliability issues—like pit the connector power contacts, when hot plugging a load like a PCI card. The TPS2110/1 slews the output voltage at a much faster rate when OUT switches between IN1 and IN2. The fast rate minimizes the output voltage droop and reduces the output voltage hold-up capacitance requirement.

www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |            |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TPS2110PW        | ACTIVE     | TSSOP        | PW                 | 8    | 150            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2110                    | Samples |
| TPS2110PWG4      | ACTIVE     | TSSOP        | PW                 | 8    | 150            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2110                    | Samples |
| TPS2110PWR       | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2110                    | Samples |
| TPS2110PWRG4     | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2110                    | Samples |
| TPS2111PW        | ACTIVE     | TSSOP        | PW                 | 8    | 150            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2111                    | Samples |
| TPS2111PWR       | ACTIVE     | TSSOP        | PW                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 2111                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS2110PWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS2111PWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Jun-2022



## \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS2110PWR | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |
| TPS2111PWR | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2110PW   | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| TPS2110PWG4 | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| TPS2111PW   | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated