# Dual, 500kSPS, 16-Bit, 2 + 2 Channel, Simultaneous Sampling ANALOG-TO-DIGITAL CONVERTER 

## FEATURES

- 2 SIMULTANEOUS 16-BIT DACs
- 4 FULLY DIFFERENTIAL INPUT CHANNELS
- $2 \mu \mathrm{~s}$ THROUGHPUT PER CHANNEL
- 4 us TOTAL THROUGHPUT FOR FOUR CHANNELS
- LOW POWER: 150mW
- INTERNAL REFERENCE
- FLEXIBLE SERIAL INTERFACE
- 16-BIT UPGRADE TO THE 12-BIT ADS7861
- PIN COMPATIBLE WITH THE ADS7861
- OPERATING TEMPERATURE RANGE:
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## DESCRIPTION

The ADS8361 is a dual, 16-bit, 500kSPS, Analog-to-Digital (A/D) converter with four fully differential input channels grouped into two pairs for high-speed, simultaneous signal acquisition. Inputs to the sample-and-hold amplifiers are fully differential and are maintained differentially to the input of the $A / D$ converter. This provides excellent common-mode rejection of 80 dB at 50 kHz , which is important in high-noise environments.
The ADS8361 offers a high-speed, dual serial interface and control inputs to minimize software overhead. The output data for each channel is available as a 16-bit word. The ADS8361 is offered in SSOP-24 and QFN-32 ( $5 \times 5$ ) packages and is fully specified over the $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operating range.

## APPLICATIONS

## - MOTOR CONTROL

- MULTI-AXIS POSITIONING SYSTEMS
- 3-PHASE POWER CONTROL


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^0]
## ABSOLUTE MAXIMUM RATINGS

Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) ${ }^{(1)}$.


NOTE: (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions of extended periods may affect device reliability.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | MAXIMUM INTEGRAL LINEARITY ERROR (LSB) | $\begin{aligned} & \text { NO MISSING } \\ & \text { CODES } \\ & \text { ERROR (LSB) } \end{aligned}$ | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8361 | $\pm 8$ | 14 | $\underset{\text { SI }}{\text { SSOP-24 }}$ | $\underset{\text { II }}{\text { DBQ }}$ | $-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | ADS8361IDBQ ADS8361IDBQR | Rails, 56 <br> Tape and Reel, 2500 |
| ADS8361 | $\pm 8$ | 14 | QFN-32 | RHB | $-40^{\circ} \mathrm{C}$ to ${ }_{\text {" }}+125^{\circ} \mathrm{C}$ | ADS8361IRHBT ADS8361IRHBR | Tape and Reel, 250 Tape and Reel, 3000 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## RECOMMENDED OPERATING CONDITIONS

|  | CONDITIONS | MIN | NOM | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, AGND to $\mathrm{AV}_{\mathrm{DD}}$ |  | 4.75 | 5 | 5.25 | V |
| Supply Voltage, BGND to $B V_{D D}$ | Low-Voltage Levels | 2.7 |  | 3.6 | V |
|  | 5V Logic Levels | 4.5 | 5 | 5.5 | V |
| Reference Input Voltage |  | 1.2 | 2.5 | 2.6 | V |
| Operating Common-Mode Signal | -IN | 2.2 | 2.5 | 2.8 | V |
| Analog Inputs | $+\mathrm{IN}-(-\mathrm{IN})$ | 0 |  | $\pm \mathrm{V}_{\text {REF }}$ | V |
| Operating Junction Temperature Range $\quad \mathrm{T}_{\mathrm{J}}$ |  | -40 |  | +105 | ${ }^{\circ} \mathrm{C}$ |

## PACKAGE DISSIPATION RATING

| PACKAGE | $\mathbf{R} \theta_{\mathrm{JC}}$ | $\mathbf{R} \theta_{\mathrm{JA}}$ | DERATING FACTOR <br> ABOVE $\mathbf{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathbf{T}_{\mathrm{A}} \leq+25^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}} \leq+\mathbf{7 0} 0^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=+85^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SSOP-24 | $28.5^{\circ} \mathrm{C} / \mathrm{W}$ | $88^{\circ} \mathrm{C} / \mathrm{W}$ | $11.364 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 1420 mW | 909 mW | 738 mW |
| QFN-32 $(5 \times 5)$ | $1.007^{\circ} \mathrm{C} / \mathrm{W}$ | $36.7^{\circ} \mathrm{C} / \mathrm{W}$ | $27.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 2725 mW | 1499 mW | 1090 mW |

## EQUIVALENT INPUT CIRCUIT

Equivalent Analog Input Circuit

## ELECTRICAL CHARACTERISTICS

Over recommended operating free-air temperature range at $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, A \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, B \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}$, and $\mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER | CONDITIONS | ADS8361 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP( ${ }^{(1)}$ | MAX |  |
| ANALOG INPUT <br> Full-Scale Range ${ }^{(2)}$ <br> Operating Common-Mode Signal <br> Input Switch Resistance <br> Input Capacitance <br> Input Leakage Current <br> Differential Input Switch Resistance <br> Differential Input Capacitance <br> Common-Mode Rejection Ratio <br> (CMRR) | $\begin{aligned} & +I N-(-I N) \\ & -I N=V_{\text {REF }} \\ & -I N=V_{\text {REF }} \\ & -I N=V_{\text {REE }} \end{aligned}$ <br> At DC $\mathrm{V}_{\mathrm{IN}}= \pm 1.25 \mathrm{~V}_{\mathrm{PP}} \text { at } 50 \mathrm{kHz}$ | 2.2 | $\begin{aligned} & 20 \\ & 25 \\ & \pm 1 \\ & 40 \\ & 15 \\ & 84 \\ & 80 \end{aligned}$ | $\begin{gathered} \pm \mathrm{V}_{\mathrm{REF}} \\ 2.8 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \Omega \\ \mathrm{pF} \\ \mathrm{nA} \\ \Omega \\ \mathrm{pF} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \hline \end{gathered}$ |
| DC ACCURACY <br> Resolution <br> No Missing Code (NMC) Integral Linearity Error Integral Linearity Match Differential Nonlinearity <br> Bipolar Offset Error <br> Bipolar Offset Error Match <br> Bipolar Offset Error Drift $\quad\left(\mathrm{TCV}_{\text {OS }}\right)$ <br> Gain Error ${ }^{(6)}$ <br> Gain Error Match <br> Gain Error Drift <br> (TCG ${ }_{\text {ERR }}$ ) <br> Noise <br> Power-Supply Rejection Ratio <br> (PSRR) | Channel 0/1, Same A/D $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ <br> Channel 0/1, Same A/D <br> $4.75 \mathrm{~V}<\mathrm{AV}_{\mathrm{DD}}<5.25 \mathrm{~V}$, with <br> External Reference, at DC | $\begin{aligned} & 16 \\ & 14 \end{aligned}$ | $\pm 3$ 4 $+1.5(4)$ $\pm 0.5$ $\pm 0.5$ 0.5 0.4 $\pm 0.05$ 0.05 20 60 -70 | $\begin{gathered} \pm 8 \\ \\ \pm 2 \\ \pm 2.5 \\ 1 \\ \pm 0.5 \\ 0.15 \end{gathered}$ | Bits <br> Bits <br> LSB ${ }^{(3)}$ <br> LSB <br> LSB <br> mV <br> mV <br> mV <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \% <br> \% <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{Vrms}$ <br> dB |
| SAMPLING DYNAMICS <br> Conversion Time per A/D <br> Acquisition Time <br> Throughout Rate <br> Aperture Delay <br> Aperture Delay Matching <br> Aperture Jitter <br> Clock Frequency | $\begin{gathered} 100 \mathrm{kHz} \leq \mathrm{f}_{\mathrm{CLK}} \leq 10 \mathrm{MHz} \\ \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz} \end{gathered}$ | 1.6 <br> 400 <br> 0.1 | $\begin{gathered} 100 \\ 50 \end{gathered}$ | $\begin{gathered} 160 \\ 500 \\ 5 \\ \\ 10 \end{gathered}$ | $\begin{gathered} \mu \mathrm{s} \\ \mathrm{~ns} \\ \mathrm{kSPS} \\ \mathrm{~ns} \\ \mathrm{ps} \\ \mathrm{ps} \\ \mathrm{MHz} \end{gathered}$ |
| AC ACCURACY <br> Total Harmonic Distortion <br> Spurious-Free Dynamic Range <br> Signal-to-Noise Ratio <br> Signal-to-Noise + Distortion <br> Channel-to-Channel Isolation | $\mathrm{V}_{\mathrm{IN}}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz <br> $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz <br> $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz <br> $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz <br> $\mathrm{V}_{\text {IN }}= \pm 2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz |  | $\begin{gathered} -94 \\ 94 \\ 83 \\ 83 \\ 96 \end{gathered}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| VOLTAGE REFERENCE OUTPUT <br> Reference Voltage Ouput Initial Accuracy <br> Output Voltage Temperature Drift ( $\mathrm{dV}_{\text {OUT }} / \mathrm{dT}$ ) <br> Output Voltage Noise <br> Power-Supply Rejection Ratio (PSRR) <br> Output Current <br> Short-Circuit Current <br> Turn On Settling Time | $\begin{aligned} & f=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}, C_{L}=10 \mu \mathrm{~F} \\ & f=10 \mathrm{~Hz} \text { to } 10 \mathrm{kHz}, C_{L}=10 \mu \mathrm{~F} \end{aligned}$ <br> to $0.1 \%$ at $\mathrm{C}_{\mathrm{L}}=0$ | 2.475 | $\begin{array}{r} 2.5 \\ \\ \pm 20 \\ 10 \\ 12 \\ 60 \\ 10 \\ 0.5 \\ 100 \end{array}$ | $\begin{gathered} 2.525 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~V}_{\mathrm{PP}} \\ \mu \mathrm{Vrms} \\ \mathrm{~dB} \\ \mu \mathrm{~A} \\ \mathrm{~mA} \\ \mu \mathrm{~S} \end{gathered}$ |
| VOLTAGE REFERENCE INPUT <br> Reference Voltage Input <br> Reference Input Resistance <br> Reference Input Capacitance <br> Reference Input Current |  | $\begin{aligned} & 1.2 \\ & 100 \end{aligned}$ | $\begin{gathered} 2.5 \\ 5 \end{gathered}$ | $2.6$ $1$ | V <br> $\mathrm{M} \Omega$ <br> pF <br> $\mu \mathrm{A}$ |

NOTES: (1) All values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
(2) Ideal input span; does not include gain or offset error.
(3) LSB means Least Significant Bit, with $\mathrm{V}_{\text {REF }}$ equal to +2.5 V ; $1 \mathrm{LSB}=76 \mu \mathrm{~V}$.
(4) Specified for 14-bit no missing code.
(5) Specified for 15 -bit no missing code.
(6) Measured relative to an ideal, full-scale input (+IN $-(-I N)$ ) of 4.9999 V . Thus, gain error does not include the error of the internal voltage reference.

## ELECTRICAL CHARACTERISTICS (Cont.)

Over recommended operating free-air temperature range at $T_{A}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{BV} \mathrm{DDD}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}$, and $\mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER | CONDITIONS | ADS8361 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP(1) | MAX |  |
| DIGITAL INPUTS ${ }^{(2)}$ <br> Logic Family High-Level Input Voltage Low-Level Input Voltage ( $\mathrm{V}_{\mathrm{IL}}$ ) Input Current Input Capacitance | $V_{1}=B V_{D D}$ or BGND | $\begin{gathered} 0.7 \cdot \mathrm{~V}_{\mathrm{DD}} \\ -0.3 \end{gathered}$ | CMOS $5$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}+0.3 \\ 0.3 \cdot \mathrm{~V}_{\mathrm{DD}} \\ \quad \pm 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL OUTPUTS(²) <br> Logic Family <br> High-Level Output Voltage $\quad\left(\mathrm{V}_{\mathrm{OH}}\right)$ <br> Low-Level Output Voltage ( $\mathrm{V}_{\mathrm{OL}}$ ) <br> High-Impedance-State Output Current ( $\mathrm{l}_{\mathrm{OZ}}$ ) <br> Output Capacitance <br> Load Capacitance <br> (CL) <br> Data Format | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{BV}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{CS}=\mathrm{BV}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{I}}=\mathrm{BV}_{\mathrm{DD}} \text { or } \mathrm{BGND} \end{gathered}$ | 4.44 | CMOS <br> 5 <br> Two's Comp | $\begin{gathered} 0.5 \\ \pm 50 \\ \\ 30 \end{gathered}$ | V <br> V <br> nA pF pF pF |
| DIGITAL INPUTS ${ }^{(3)}$ <br> Logic Family High-Level Input Voltage Low-Level Input Voltage ( $\mathrm{V}_{\mathrm{IL}}$ ) Input Current Input Capacitance | $\begin{gathered} B V_{D D}=3.6 \mathrm{~V} \\ B V_{D D}=2.7 \mathrm{~V} \\ V_{1}=B V_{D D} \text { or } B G N D \end{gathered}$ | $\begin{gathered} 2 \\ -0.3 \end{gathered}$ | LVCMOS $5$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}+0.3 \\ 0.8 \\ \pm 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL OUTPUTS(3) <br> Logic Family <br> High-Level Output Voltage $\left(\mathrm{V}_{\mathrm{OH}}\right)$ <br> Low-Level Output Voltage $\quad\left(\mathrm{V}_{\mathrm{OL}}\right)$ <br> High-Impedance-State Output Current ( $\mathrm{l}_{\mathrm{Oz}}$ ) <br> Output Capacitance <br> (Co) <br> Load Capacitance <br> (CL) <br> Data Format | $\begin{gathered} \mathrm{BV}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{BV}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ \mathrm{CS}=\mathrm{BV}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{I}}=\mathrm{BV}_{\mathrm{DD}} \text { or } \mathrm{BGND} \end{gathered}$ | $V_{D D}-0.2$ | LVCMOS <br> 5 <br> Two's Comp | $\begin{gathered} 0.2 \\ \pm 50 \\ \\ 30 \end{gathered}$ | V <br> V <br> nA <br> pF <br> pF <br> pF |
| POWER SUPPLY <br> Power Dissipation | Low-Voltage Levels 5V Logic Levels $\begin{aligned} & \mathrm{BV}_{\mathrm{DD}}=3 \mathrm{~V} \\ & \mathrm{BV}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{BV}_{\mathrm{DD}}=3 \mathrm{~V} \\ & B V_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.75 \\ 2.7 \\ 4.5 \end{gathered}$ | $\begin{aligned} & 150 \\ & 150 \end{aligned}$ | $\begin{gathered} 5.25 \\ 3.6 \\ 5.5 \\ 35 \\ 1^{(4)} \\ 1^{(4)} \\ 200 \\ 200 \end{gathered}$ | V <br> V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mW <br> mW |

NOTES: (1) All values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
(2) Applies for 5.0 V nominal supply: $B V_{D D}(\mathrm{~min})=4.5 \mathrm{~V}$ and $\mathrm{BV}_{\mathrm{DD}}(\mathrm{max})=5.5 \mathrm{~V}$.
(3) Applies for 3.0 V nominal supply: $B V_{D D}(\min )=2.7 \mathrm{~V}$ and $\mathrm{BV}_{\mathrm{DD}}(\max )=3.6 \mathrm{~V}$.
(4) No clock active (static).


## TRUTH TABLE

| M0 | M1 | AO | TWO-CHANNEL/FOUR-CHANNEL OPERATION | DATA ON SERIAL OUTPUTS | CHANNELS CONVERTED |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Two-Channel | A and B | A0 and B0 |
| 0 | 0 | 1 | Two-Channel | A and B | A1 and B1 |
| 0 | 1 | 0 | Two-Channel | A Only | A0 and B0 |
| 0 | 1 | 1 | Two-Channel | A1 and B1 |  |
| 1 | 0 | $X$ | Four-Channel | A and B | Sequential |
| 1 | 1 | $X$ | Four-Channel | A Only | Sequential |

NOTE: $\mathrm{X}=$ Don't Care.

PIN CONFIGURATION


## PIN DESCRIPTIONS

| SSOP PIN | $\begin{aligned} & \text { QFN } \\ & \text { PIN } \end{aligned}$ | NAME | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 1 | 28 | BGND | Digital I/O Ground. Connect directly to analog ground (pin 12). |
| 2 | 1 | CH B1+ | Noninverting Input Channel B1 |
| 3 | 2 | CH B1- | Inverting Input Channel B1 |
| 4 | 3 | $\mathrm{CH} \mathrm{BO}+$ | Noninverting Input Channel B0 |
| 5 | 4 | CH B0- | Inverting Input Channel B0 |
| 6 | 5 | CH A1+ | Noninverting Input Channel A1 |
| 7 | 6 | CH A1- | Inverting Input Channel A1 |
| 8 | 7 | $\mathrm{CH} \mathrm{AO}+$ | Noninverting Input Channel A0 |
| 9 | 8 | CH AO- | Inverting Input Channel A0 |
| 10 | 9 | $\mathrm{REF}_{\text {IN }}$ | Reference Input |
| 11 | 10 | REF ${ }_{\text {OUT }}$ | 2.5V Reference Output |
| 12 | 12 | AGND | Analog Ground. Connect directly to digital ground (pin 1). |
| 13 | 13 | $A V_{D D}$ | Analog Power Supply, $+5 \mathrm{~V}_{\mathrm{DC}}$. Decouple to analog ground with a $0.1 \mu \mathrm{~F}$ ceramic capacitor and a $10 \mu \mathrm{~F}$ tantalum capacitor. |
| 14 | 16 | M1 | Selects between the Serial Outputs. When M1 is LOW, both Serial Output A and Serial Output B are selected for data transfer. When M1 is HIGH, Serial output A is configured for both Channel A data and Channel B data; Serial Output B goes into tri-state (i.e., high impedance). |
| 15 | 17 | MO | Selects between two-channel and four-channel operation. When MO is LOW, two-channel operation is selected and operates in conjunction with AO. When AO is HIGH, Channel A1 and Channel B1 are being converted. When AO is LOW, Channel AO and Channel BO are being converted. When MO is HIGH, four-channel operation is selected. In this mode, all four channels are converted in sequence starting with Channels A0 and B0, followed by Channels A1 and B1. |
| 16 | 18 | A0 | A0 operates in conjunction with M0. With M0 LOW and A0 HIGH, Channel A1 and Channel B1 are converted. With M0 LOW and A0 LOW, Channel AO and Channel B0 are converted. |
| 17 | 19 | CONVST | Convert Start. When CONVST switches from LOW to HIGH, the device switches from the sample to hold mode, independent of the status of the external clock. |
| 18 | 20 | RD | Synchronization Pulse for the Serial Output. |
| 19 | 21 | $\overline{\mathrm{CS}}$ | Chip Select. When LOW, the Serial Output A and Serial Output B outputs are active; when HIGH, the serial outputs are tri-stated. |
| 20 | 22 | CLOCK | An external CMOS-compatible clock can be applied to the CLOCK input to synchronize the conversion process to an external source. The CLOCK pin controls the sampling rate by the equation: $\mathrm{f}_{\text {SAMPLE }}(\mathrm{max})=\mathrm{CLOCK} / 20$. |
| 21 | 23 | BUSY | BUSY goes HIGH during a conversion and returns LOW after the third LSB has been transmitted on either the Serial A or Serial B output pin. |
| 22 | 24 | SERIAL DATA B | The Serial Output data word is comprised of channel information and 16 bits of data. In operation, data is valid on the falling edge of DCLOCK for 20 edges after the rising edge of RD. |
| 23 | 25 | SERIAL DATA A | The Serial Output data word is comprised of channel information and 16 bits of data. In operation, data is valid on the falling edge of DCLOCK for 20 edges after the rising edge of RD. When M1 is HIGH, both Channel A data and Channel B data are available. |
| 24 | 27 | $B V_{D D}$ | Digital I/O Power Supply, 2.7V to 5.5V |



## TIMING CHARACTERISTICS

Timing Characteristics over recommended operating free-air temperature range $T_{\text {MIN }}$ to $T_{\text {MAX }}, A V_{D D}=5 V, R E F_{\text {IN }}=R E F_{\text {OUT }}$ internal reference +2.5 V , $\mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, and $B V_{D D}=2.7 \div 5.5 \mathrm{~V}$ (unless otherwise noted).

| SYMBOL | DESCRIPTION | MIN | MAX | UNITS | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CONV}}$ <br> $\mathrm{t}_{\mathrm{ACQ}}$ <br> $\mathrm{t}_{\mathrm{CKP}}$ <br> $\mathrm{t}_{\mathrm{CKL}}$ <br> $\mathrm{t}_{\text {CKH }}$ <br> $t_{F}$ <br> $t_{R}$ <br> $t_{1}$ <br> $t_{2}$ <br> $\mathrm{t}_{3}$ <br> $\mathrm{t}_{4}$ <br> $t_{5}$ <br> $\mathrm{t}_{6}$ <br> $\mathrm{t}_{7}$ <br> $\mathrm{t}_{8}$ <br> $\mathrm{t}_{9}$ <br> $\mathrm{t}_{10}$ <br> $t_{11}$ | Conversion Time Acquisition Time Clock Period Clock LOW Clock HIGH <br> DOUT Fall Time <br> DOUT Rise Time CONVST HIGH <br> Address Setup Time Address Hold Time RD Setup Time RD to $\overline{C S}$ Hold Time CONVST LOW <br> RD LOW $\overline{\mathrm{CS}}$ Setup Time <br> CLOCK to Data Valid Delay Data Valid After CLOCK ${ }^{(3)}$ $\overline{\mathrm{CS}}$ Setup Time | 1.6 <br> 0.4 <br> 100 <br> 40 <br> 40 <br> 15 <br> 15 <br> 15 <br> 15 <br> 15 <br> 20 <br> 20 <br> 15 <br> 0 | 10,000 <br> 25 <br> 30 <br> 30 <br> 1 | $\mu \mathrm{S}$ $\mu \mathrm{s}$ ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns | When $T_{\text {CKP }}=100 \mathrm{~ns}$ <br> When $T_{\text {CKP }}=100 \mathrm{~ns}$ <br> Address latched on falling edge of CLK cycle ' 2 '. <br> Before falling edge of CLOCK. <br> After falling edge of CLOCK. <br> Before falling edge of CLOCK (for RD). <br> Maximum delay following rising edge of CLOCK. <br> Time data is valid after second rising edge of CLOCK. <br> Before CONVST |

NOTES: (1) All input signals are specified with $t_{R}=t_{F}=5 n s\left(10 \%\right.$ to $90 \%$ of $\left.B V_{D D}\right)$ and timed from a voltage level of $\left(V_{I L}+V_{I H}\right) / 2$
(2) See timing diagram above
(3) ' $n-1$ ' data will remain valid 1ns after rising edge of next CLOCK cycle.

## TYPICAL CHARACTERISTICS

At $T_{A}=+25^{\circ} \mathrm{C}, A V_{D D}=5 \mathrm{~V}, B V_{D D}=3 V, V_{R E F}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.




DIFFERENTIAL LINEARITY ERROR vs TEMPERATURE


## TYPICAL CHARACTERISTICS (Cont.)

At $T_{A}=+25^{\circ} \mathrm{C}, A \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{BV}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=$ internal $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}$, and $\mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{kSPS}$, unless otherwise noted.







## INTRODUCTION

The ADS8361 is a high-speed, low-power, dual, 16-bit A/D converter that operates from $+3 \mathrm{~V} /+5 \mathrm{~V}$ supply. The input channels are fully differential with a typical common-mode rejection of 80 dB . The part contains dual, $4 \mu \mathrm{~s}$ successive approximation A/D converter, two differential sample-andhold amplifiers, an internal +2.5 V reference with $\mathrm{REF}_{\text {IN }}$ and REF $_{\text {out }}$ pins, and a high-speed serial interface. The ADS8361 requires an external clock. In order to achieve the maximum throughput rate of 500 kSPS , the master clock must be set at 10 MHz . A minimum of 20 clock cycles are required for each 16-bit conversion.

There are four analog inputs that are grouped into two channels (A and B). Channel selection is controlled by the M0 (pin 14), M1 (pin 15), and A0 (pin 16) pins. Each channel has two inputs (A0, A1 and B0, B1) that are sampled and converted simultaneously, thus preserving the relative phase information of the signals on both analog inputs. The part accepts an analog input voltage in the range of $-\mathrm{V}_{\mathrm{REF}}$ to $+\mathrm{V}_{\mathrm{REF}}$, centered around the internal +2.5 V reference. The part will also accept bipolar input ranges when a level shift circuit is used at the front end (see Figure 7).
All conversions are initiated on the ADS8361 by bringing the CONVST pin HIGH for a minimum of 15 ns . CONVST HIGH places both sample-and-hold amplifiers in the hold state simultaneously and the conversion process is started on both channels. The RD pin (pin 18) can be connected to CONVST to simplify operation. Depending on the status of the M0, M1, and AO pins, the ADS8361 will (a) operate in either twochannel or four-channel mode and (b) output data on both the Serial A and Serial B output or both channels can be transmitted on the A output only.

NOTE: See the Timing and Control section of this data sheet for more information.

## SAMPLE-AND-HOLD SECTION

The sample-and-hold amplifiers on the ADS8361 allow the A/D converter to accurately convert an input sine wave of fullscale amplitude to 16 -bit accuracy. The input bandwidth of the sample-and-hold is greater than the Nyquist rate (Nyquist equals one-half of the sampling rate) of the A/D converter even when the $A / D$ converter is operated at its maximum throughput rate of 500 kSPS .

Typical aperture delay time, or the time it takes for the ADS8361 to switch from the sample to the hold mode following the CONVST pulse, is 3.5 ns. The average delta of repeated aperture delay values is typically 50ps (also known as aperture jitter). These specifications reflect the ability of the ADS8361 to capture AC input signals accurately at the exact same moment in time.

## REFERENCE

Under normal operation, the REF $_{\text {OUT }}$ pin (pin 2) should be directly connected to the $\mathrm{REF}_{\text {IN }}$ pin (pin 1) to provide an internal +2.5 V reference to the ADS8361. The ADS8361 can operate, however, with an external reference in the range of 1.2 V to 2.6 V for a corresponding full-scale range of 2.4 V to 5.2 V .

The internal reference of the ADS8361 is buffered. If the internal reference is used to drive an external load, a buffer is provided between the reference and the load applied to pin 2 (the internal reference can typically source $10 \mu \mathrm{~A}$ of currentload capacitance should be $0.1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ ). If an external reference is used, the second buffer provides isolation between the external reference and the Capacitve Digital-toAnalog Converter (CDAC). This buffer is also used to recharge all of the capacitors of both CDACs during conversion.

## ANALOG INPUT

The analog input is bipolar and fully differential. There are two general methods of driving the analog input of the ADS8361: single-ended or differential (see Figures 1 and 2). When the input is single-ended, the -IN input is held at the common-mode voltage. The +IN input swings around the same common voltage and the peak-to-peak amplitude is the (common-mode $+\mathrm{V}_{\mathrm{REF}}$ ) and the (common-mode $-\mathrm{V}_{\mathrm{REF}}$ ). The value of $\mathrm{V}_{\text {REF }}$ determines the range over which the common-mode voltage may vary (see Figure 3).
When the input is differential, the amplitude of the input is the difference between the +IN and -IN input, or $(+\mathrm{IN})-(-I N)$. The peak-to-peak amplitude of each input is $\pm 1 / 2 \mathrm{~V}_{\mathrm{REF}}$ around this common voltage. However, since the inputs are $180^{\circ}$ out-ofphase, the peak-to-peak amplitude of the differential voltage is $+V_{\text {REF }}$ to $-V_{\text {REF }}$. The value of $\mathrm{V}_{\text {REF }}$ also determines the range of the voltage that may be common to both inputs (see Figure 4).


FIGURE 1. Methods of Driving the ADS8361 Single-Ended or Differential.



NOTES: Common-Mode Voltage (Differential Mode) $=\frac{(+I N)+(-I N)}{2}$, Common-Mode Voltage (Single-Ended Mode) $=\mathrm{IN}-$
The maximum differential voltage between $+I N$ and -IN of the ADS8361 is $V_{\text {REF }}$. See Figures 3 and 4 for a further explanation of the common voltage range for single-ended and differential inputs.

FIGURE 2. Using the ADS8361 in the Single-Ended and Differential Input Modes.


FIGURE 3. Single-Ended Input: Common-Mode Voltage Range vs $\mathrm{V}_{\text {REF }}$.

In each case, care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. Otherwise, this may result in offset error, gain error, and linearity error which will change with both temperature and input voltage.

The input current on the analog inputs depend on a number of factors: sample rate, input voltage, and source impedance. Essentially, the current into the ADS8361 charges the internal capacitor array during the sampling period. After this


FIGURE 4. Differential Input: Common-Mode Voltage Range vs $\mathrm{V}_{\mathrm{REF}}$.
capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance $(25 \mathrm{pF})$ to a 16 -bit settling level within 4 clock cycles. When the converter goes into the hold mode, the input impedance is greater than $1 G \Omega$.

Care must be taken regarding the absolute analog input voltage. The +IN and -IN inputs should always remain within the range of $A G N D-0.3 V$ to $A V_{D D}+0.3 V$.

## TRANSITION NOISE

The transition noise of the ADS8361 itself is low, as shown in Figure 5. These histograms were generated by applying a low-noise DC input and initiating 8000 conversions. The digital output of the A/D converter will vary in output code due to the internal noise of the ADS8361. This is true for all 16bit, Successive Approximation Register (SAR-type) A/D converters. Using a histogram to plot the output codes, the distribution should appear bell-shaped with the peak of the bell curve representing the nominal code for the input value. The $\pm 1 \sigma, \pm 2 \sigma$, and $\pm 3 \sigma$ distributions will represent the $68.3 \%$, $95.5 \%$, and $99.7 \%$, respectively, of all codes. The transition noise can be calculated by dividing the number of codes measured by 6 and this will yield the $\pm 3 \sigma$ distribution, or $99.7 \%$, of all codes. Statistically, up to three codes could fall outside the distribution when executing 1000 conversions. Remember, to achieve this low-noise performance, the peak-to-peak noise of the input signal and reference must be $<50 \mu \mathrm{~V}$.


FIGURE 5. Histogram of 8000 Conversions of a DC Input.


FIGURE 6. Test Circuits for Timing Specifications.

## BIPOLAR INPUTS

The differential inputs of the ADS8361 were designed to accept bipolar inputs ( $-\mathrm{V}_{\text {REF }}$ and $+\mathrm{V}_{\text {REF }}$ ) around the internal reference voltage $(2.5 \mathrm{~V})$, which corresponds to a 0 V to 5 V input range with a 2.5 V reference. By using a simple op amp circuit featuring a single amplifier and four external resistors, the ADS8361 can be configured to except bipolar inputs. The conventional $\pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$, and $\pm 10 \mathrm{~V}$ input ranges can be interfaced to the ADS8361 using the resistor values shown in Figure 7.


FIGURE 7. Level Shift Circuit for Bipolar Input Ranges.

## TIMING AND CONTROL

The operation of the ADS8361 can be configured in four different modes by using the address pins M0 (pin 14), M1 (pin 15), and A0 (pin 16).
The MO pin selects between two- and four-channel operation (in two-channel operation, the A0 pin selects between Channels 0 and 1 ; in four-channel operation the A0 pin is ignored and the channels are switched automatically after each conversion). The M1 pin selects between having serial data transmitted simultaneously on both the Serial A data output (pin 23) and the Serial B data output (pin 22) or having both channels output data through the Serial A port. The A0 pin selects either Channel 0 or Channel 1 (see Pin Descriptions and Serial Output Truth Table for more information).
The next four sections will explain the four different modes of operation.

## Mode I (M0 = 0, M1 = 0)

With the M0 and M1 pins both set to ' 0 ', the ADS8361 will operate in two-channel operation (the A0 pin must be used to switch between Channels A and B). A conversion is initiated by bringing CONVST HIGH for a minimum of 15 ns . It is very important that CONVST be brought HIGH a minimum of 10 ns prior to a falling edge of the external clock or 5 ns after the falling edge. If CONVST is brought HIGH within this window, it is then uncertain as to when the ADS8361 will initiate conversion (see Figure 9 for a more detailed descrip-

ADS8361


FIGURE 8. Ideal Conversion Characteristics (Condition: Single Ended, $\mathrm{VCM}=\operatorname{ch} X X-=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ )
tion). Twenty clock cycles are required to perform a single conversion. Immediately following CONVST switching to HIGH, the ADS8361 will switch from the sample mode to the hold mode asynchronous to the external clock. The BUSY output pin will then go HIGH and remain HIGH for the duration of the conversion cycle. On the falling edge of the first cycle of the external clock, the ADS8361 will latch in the address for the next conversion cycle depending on the status of the A0 pin (HIGH = Channel 1, LOW = Channel 0). The address must be selected 15 ns prior to the falling edge of cycle one of the external clock and must remain 'held' for 15 ns
following the clock edge. For maximum throughput time, the CONVST and RD pins should be tied together. CS must be brought LOW to enable the CONVST and RD inputs. Data will be valid on the falling edge of all 20 clock cycles per conversion. The first bit of data will be a status flag for either Channel 0 or 1 , the second bit will be a second status flag for either Channel A or B. First and second bit will be 0 in Mode I. See Table II below. The subsequent data will be MSB-first through the LSB, followed by two zeros (see Table III and Figures 9 and 10).

| MODE | M0 | BIT 1 <br> M1 | BIT 2 <br> CHO/1 | CHA/B | CHANNEL SELECTION | DATA OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 | Ch0/1 Selected by A0 | On Data A and B |
| 2 | 0 | 1 | 0 | $0=A / 1=\mathrm{B}$ | Ch0/1 Selected by A0 | Sequentially on Data A |
| 3 | 1 | 0 | $0 / 1$ | 0 | Ch0/1 Alternating | On Data A and B |
| 4 | 1 | 1 | $0 / 1$ | $0=A / 1=\mathrm{B}$ | Ch0/1 Alternating | Sequentially on Data $A$ |

TABLE II. Mode Selection.

| CLOCK CYCLE | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ | $\mathbf{9}$ | $\mathbf{1 0}$ | $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{1 5}$ | $\mathbf{1 6}$ | $\mathbf{1 7}$ | $\mathbf{1 8}$ | $\mathbf{1 9}$ | $\mathbf{2 0}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SERIAL DATA | CH0 OR CH1 | CHA OR CHB | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | 0 | 0 |

TABLE III. Serial Data Output Format.

## Mode II (M0 = 0, M1 = 1)

With M1 set to ' 1 ', the ADS8361 will output data on the Serial Data A pin only. All other pins function in the same manner as Mode I except that the Serial Data B output will tri-state (i.e., high impedance) after a conversion following M1 going HIGH. Another difference in this mode involves the CONVST pin. Since it takes 40 clock cycles to output the results from both A/D converters (rather than 20 when M1 = 0), the ADS8361 will take $4 \mu \mathrm{~s}$ to complete a conversion on both A/D converters (See Figure 11).

## Mode III (M0 = 1, M1 = 0)

With M0 set to ' 1 ', the ADS8361 will cycle through Channels 0 and 1 sequentially (the A0 pin is ignored). At the same time, setting M1 to ' 0 ' places both Serial Outputs, $A$ and $B$, in the active mode (See Figure 12).

## Mode IV (M0 = 1, M1 = 1)

Similar to Mode II, Mode IV uses the Serial A output line to transmit data exclusively. Following the first conversion after M1 goes HIGH, the serial B output will go into tri-state. See Figure 13. As in Mode II, the second CONVST command is always ignored when M1 = 1 .

## READING DATA

In all four timing diagrams, the CONVST pin and the RD pins are tied together. If so desired, the two lines can be separated. Data on the Serial Output pins (A and B) will become valid following the third rising SCLK edge following RD rising edge. Refer to Table III for data output format.

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8361 circuitry. This is particularly true if the CLOCK input is approaching the maximum throughput rate.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the
output of the analog comparator. Thus, driving any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, or high power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. Their error can change if the external event changes in time with respect to the CLOCK input.

With this in mind, power to the ADS8361 should be clean and well bypassed. A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be placed as close to the device as possible. In addition, a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor is recommended. If needed, an even larger capacitor and a $5 \Omega$ or $10 \Omega$ series resistor may be used to low-pass filter a noisy supply. On average, the ADS8361 draws very little current from an external reference as the reference voltage is internally buffered. However, glitches from the conversion process appear at the $\mathrm{V}_{\text {REF }}$ input and the reference source must be able to handle this. Whether the reference is internal or external, the $\mathrm{V}_{\text {REF }}$ pin should be bypassed with a $0.1 \mu \mathrm{~F}$ capacitor. An additional larger capacitor may also be used, if desired. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation. No bypass capacitor is necessary when using the internal reference (tie pin 10 directly to pin 11).

The GND pin should be connected to a clean ground point. In many cases, this will be the 'analog' ground. Avoid connections which are too near the grounding point of a microcontroller or Digital Signal Processor (DSP). If required, run a ground trace directly from the converter to the powersupply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.

## APPLICATION INFORMATION

In Figures 14 through 17, different connection diagrams to DSPs or microcontrollers are shown.


[^1]FIGURE 9. Conversion Mode.


FIGURE 10. Mode I, Timing Diagram for $\mathrm{M} 0=0$ and $\mathrm{M} 1=0$.


FIGURE 11. Mode II, Timing Diagram for $\mathrm{M} 0=0$ and $\mathrm{M} 1=1$.


FIGURE 12. Mode III, Timing Diagram for $\mathrm{M} 0=1$ and $\mathrm{M} 1=0$.


FIGURE 13. Mode IV, Timing Diagram for M0 = 1 and $\mathrm{M} 1=1$.


FIGURE 14. $2 \times 2$ Channel Using A Output.


FIGURE 15. $2 \times 2$ Channel Using A Output.


FIGURE 16. 4-Channel Sequential Mode Using A and B Outputs.


FIGURE 17. 4-Channel Sequential Mode Using A Output.

Revision History

| DATE | REVISION | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| 8/07 | E | 6 | Pin Configuration | Added Note (1) to QFN package. |
| 8/06 | D | 1 | Entire Document | Changed Throughput Rate from 500 kHz to 500 kSPS throughout document. |
|  |  |  | Features | Added Operating Temperature Range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. |
|  |  |  | Description | Changed Operating Temperature Range upper limit from $+85^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. |
|  |  | 2 | Absolute Maximum Ratings | Changed Operating Temperature Range upper limit from $+85^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. |
|  |  |  |  | Deleted Lead Temperture. |
|  |  |  | Package/Ordering Table | Changed Specified Temperature Range upper limit from $+85^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. |
|  |  | 3 | Electrical Characteristics | Changed temperature range from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ to $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ in top-of-page header condition. |
|  |  |  |  | Added $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ to Bipolar Offset Error condition. <br> Added new row under Bipolar Offset Error for $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ condition. |
|  |  | 4 | Electrical Characteristics | Added (Cont.) to Title. |
|  |  |  |  | Added $\mathrm{BV}_{\mathrm{DD}}=3 \mathrm{~V}$ to top-of-page header condition. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Texas
InsTruments

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8361IDBQ | ACTIVE | SSOP | DBQ | 24 | 50 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS83611 | Samples |
| ADS8361IDBQG4 | ACTIVE | SSOP | DBQ | 24 | 50 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS83611 | Samples |
| ADS8361IDBQR | ACTIVE | SSOP | DBQ | 24 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS83611 | Samples |
| ADS8361IDBQRG4 | ACtive | SSOP | DBQ | 24 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ADS83611 | Samples |
| ADS8361IRHBR | ACtive | VQFN | RHB | 32 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | $\begin{aligned} & \hline \text { ADS } \\ & 83611 \end{aligned}$ | Samples |
| ADS8361IRHBT | ACtive | VQFN | RHB | 32 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | $\begin{aligned} & \text { ADS } \\ & 83611 \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TeXAS

TAPE AND REEL INFORMATION

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8361IDBQR | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| ADS8361IRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 |
| ADS8361IRHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8361IDBQR | SSOP | DBQ | 24 | 2500 | 853.0 | 449.0 | 35.0 |
| ADS8361IRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 |
| ADS8361IRHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\boldsymbol{\mu m}$ ) | B ( $\mathbf{m m}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8361IDBQ | DBQ | SSOP | 24 | 50 | 506.6 | 8 | 3940 | 4.32 |
| ADS8361IDBQG4 | DBQ | SSOP | 24 | 50 | 506.6 | 8 | 3940 | 4.32 |

DBQ (R-PDSO-G24) PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$ per side.
D. Falls within JEDEC MO-137 variation AE.


Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.


Bottom View

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. QFN (Quad Flatpack No-Lead) Package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
F. Falls within JEDEC MO-220.

## RHB (S-PVQFN-N32)

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.

PIN 1 INDICATOR
C 0,3


Bottom View

Exposed Thermal Pad Dimensions

NOTE: A. All linear dimensions are in millimeters

InSTRUMENTS

RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated


[^0]:    All trademarks are the property of their respective owners.

[^1]:    NOTE: All CONVST commands which occur more than 10ns before the falling edge before cycle ' 1 ' of the external clock (Region ' $A$ ') will initiate a conversion on the rising edge of cycle '1'. All CONVST commands which occur 5ns after the falling edge before cycle ' 1 ' or 10ns before the falling edge before cycle 2 (Region ' $B$ ') will initiate a conversion on the rising edge of cycle ' 2 '. All CONVST commands which occur 5 ns after the falling edge of cycle ' 2 ' (Region ' C ') will initiate a conversion on the rising edge of the next clock period. The CONVST pin should never be switched from LOW to HIGH in the region 10 ns prior to the falling edge of the CLOCK and 5 ns after the falling edge (gray areas). If CONVST is toggled in this gray area, the conversion could begin on either the same rising edge of the CLOCK or the following edge.

