





**TPS563202** SLUSDL8B - DECEMBER 2019 - REVISED APRIL 2021

# TPS563202 4.3-V to 17-V Input, 3-A Synchronous Buck Converter in SOT563

#### 1 Features

- 3-A converter integrated 95-m $\Omega$  and 57-m $\Omega$  FETs
- D-CAP2™ mode control with fast transient response
- Input voltage range: 4.3 V to 17 V
- Output voltage range: 0.806 V to 7 V
- ECO mode at light loading
- Typical 580-kHz switching frequency
- Low Shutdown current less than 3 µA
- 2% feedback voltage accuracy (25 °C)
- Provide pre-bias function
- Cycle-by-cycle over current limit
- Hiccup-mode over current protection
- Non-latch UVP and TSD protections
- Fixed soft start: 1.2 ms

# 2 Applications

- Digital TV power supply
- Smart speaker
- Wired networking
- Digital set top box (STB)
- Surveillance

# TPS563202 EN ΕN GND BST

Copyright © 2019, Texas Instruments Incorporated

Simplified Schematic

# 3 Description

TPS563202 simple, а easy-to-use, synchronous buck converter in a SOT563 package.

The device is optimized to operate with minimum external component counts and also optimized to achieve low standby current.

This switch mode power supply (SMPS) device D-CAP2 mode control providing a fast transient response and supporting both lowequivalent series resistance (ESR) output capacitors such as specialty polymer and ultra-low ESR ceramic capacitors with no external compensation components.

TPS563202 operates in ECO mode, which maintains high efficiency during light load operation. TPS563202 is available in a 6-pin 1.6-mm × 1.6-mm SOT563 (DRL) package, and specified from a -40°C to 125°C junction temperature.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |
|-------------|------------------------|-------------------|--|
| TPS563202   | DRL (6)                | 1.60 mm × 1.60 mm |  |

For all available packages, see the orderable addendum at the end of the data sheet.



TPS563202 Efficiency



# **Table of Contents**

| 1 Features                                                   | 1              | 7.4 Device Functional Modes                       | 12   |
|--------------------------------------------------------------|----------------|---------------------------------------------------|------|
| 2 Applications                                               | 1              | 8 Application and Implementation                  |      |
| 3 Description                                                |                | 8.1 Application Information                       |      |
| 4 Revision History                                           |                | 8.2 Typical Application                           |      |
| 5 Pin Configuration and Functions                            |                | 9 Layout                                          |      |
| 6 Specifications                                             |                | 9.1 Layout Guidelines                             |      |
| 6.1 Absolute Maximum Ratings                                 |                | 9.2 Layout Example                                | 18   |
| 6.2 ESD Ratings                                              | 4              | 10 Device and Documentation Support               | 19   |
| 6.3 Recommended Operating Conditions                         | 4              | 10.1 Receiving Notification of Documentation Upda |      |
| 6.4 Thermal Information                                      |                | 10.2 Support Resources                            |      |
| 6.5 Electrical Characteristics                               | 6              | 10.3 Trademarks                                   |      |
| 6.6 Typical Characteristics                                  | <mark>7</mark> | 10.4 Electrostatic Discharge Caution              | 19   |
| 7 Detailed Description                                       |                | 10.5 Glossary                                     |      |
| 7.1 Overview                                                 |                | 11 Mechanical, Packaging, and Orderable           |      |
| 7.2 Functional Block Diagram                                 | 10             | Information                                       | 19   |
| 7.3 Feature Description                                      |                |                                                   |      |
| 4 Revision History                                           |                |                                                   |      |
| Changes from Revision A (June 2020) to F                     | Revision B     | (April 2021)                                      | Page |
| <ul> <li>Updated the numbering format for tables,</li> </ul> | figures, and   | cross-references throughout the document          | 1    |
| Changes from Revision * (December 2019                       | ) to Revisio   | on A (June 2020)                                  | Page |
| Changed marketing status from Advance                        | Information    | to initial release.                               |      |



# **5 Pin Configuration and Functions**



Figure 5-1. 6-Pin SOT563 DRL Package (Top View)

**Table 5-1. Pin Functions** 

| PIN  |     | 1/0 | DESCRIPTION                                                                                                                                                  |  |  |
|------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                                                                                  |  |  |
| VIN  | 1   | I   | Input voltage supply pin.                                                                                                                                    |  |  |
| sw   | 2   | 0   | Switch node connection between high-side NFET and low-side NFET.                                                                                             |  |  |
| GND  | 3   | _   | Ground pin Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive FB to this GND at a single point. |  |  |
| BST  | 4   | 0   | Supply input for the high-side NFET gate drive circuit. Connect 0.1 μF capacitor between BST and SW pin.                                                     |  |  |
| EN   | 5   | I   | Enable input control. Active high and must be pulled up to enable the device.                                                                                |  |  |
| FB   | 6   | I   | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                          |  |  |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                |                       | MIN         | MAX | UNIT |
|------------------------------------------------|-----------------------|-------------|-----|------|
|                                                | VIN, EN               | -0.3        | 19  | V    |
|                                                | BST                   | -0.3        | 25  | V    |
|                                                | BST (10 ns transient) | -0.3        | 27  | V    |
| Input voltage                                  | BST (vs SW)           | -0.3        | 6.5 | V    |
|                                                | FB                    | -0.3        | 6.5 | V    |
|                                                | SW                    | -2          | 19  | V    |
|                                                | SW (10 ns transient)  | -3.5        | 21  | V    |
| Operating junction temperature, T <sub>J</sub> |                       | -40         | 150 | °C   |
| Storage temperature, T <sub>stg</sub>          |                       | <b>-</b> 55 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                          |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                |                       | MIN  | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----------------------|------|-----|-----|------|
| V <sub>IN</sub> | Supply input voltage range     |                       | 4.3  |     | 17  | V    |
|                 |                                | BST                   | -0.1 |     | 23  |      |
|                 |                                | BST (10 ns transient) | -0.1 |     | 26  |      |
|                 |                                | BST (vs SW)           | -0.1 |     | 6   |      |
| VI              | Input voltage range            | EN                    | -0.1 |     | 17  | V    |
|                 |                                | FB                    | -0.1 |     | 5.5 |      |
|                 |                                | SW                    | -1.8 |     | 17  |      |
|                 |                                | SW (10 ns transient)  | -3.5 |     | 20  |      |
| TJ              | Operating junction temperature | ·                     | -40  |     | 125 | °C   |

# **6.4 Thermal Information**

|                            |                                                                         | TPS563202 |      |
|----------------------------|-------------------------------------------------------------------------|-----------|------|
|                            | THERMAL METRIC <sup>(1)</sup>                                           | DRL       | UNIT |
|                            |                                                                         | 6 PINS    |      |
| $R_{\theta JA}$            | Junction-to-ambient thermal resistance                                  | 137.0     | °C/W |
| R <sub>0JA_effective</sub> | Junction-to-ambient thermal resistance with TI EVM board <sup>(2)</sup> | 65.0      | °C/W |
| R <sub>0JC(top)</sub>      | Junction-to-case (top) thermal resistance                               | 43.2      | °C/W |
| $R_{\theta JB}$            | Junction-to-board thermal resistance                                    | 22.0      | °C/W |

Product Folder Links: TPS563202



#### www.ti.com

|     | THERMAL METRIC(1)                            | TPS563202<br>DRL<br>6 PINS | UNIT |
|-----|----------------------------------------------|----------------------------|------|
| ΨЈТ | Junction-to-top characterization parameter   | 0.9                        | °C/W |
| ΨЈВ | Junction-to-board characterization parameter | 21.8                       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report.

<sup>(2)</sup> This  $R_{\theta JA\_effective}$  is tested on TPS563202EVM board(2 layer, Copper thickness is 2 OZ) at  $V_{IN}$  = 12V,  $V_{OUT}$  =5V  $I_{OUT}$  = 3A , TA = 25°C.



# **6.5 Electrical Characteristics**

 $T_J = -40$ °C to 125°C,  $V_{IN} = 12$  V (unless otherwise noted)

|                          | PARAMETER                                | TEST CONDITIONS                                                 | MIN | TYP  | MAX  | UNIT |
|--------------------------|------------------------------------------|-----------------------------------------------------------------|-----|------|------|------|
| SUPPLY CUF               | RRENT                                    |                                                                 |     |      |      |      |
| I <sub>VIN</sub>         | Operating – non-switching supply current | V <sub>IN</sub> current, EN = 5 V, V <sub>FB</sub> = 1 V        |     | 380  | 520  | μA   |
| I <sub>VINSDN</sub>      | Shutdown supply current                  | V <sub>IN</sub> current, EN = 0 V                               |     | 1    | 3    | μΑ   |
| LOGIC THRE               | SHOLD                                    |                                                                 |     |      | '    |      |
| V <sub>ENH</sub>         | EN high-level input voltage              | EN                                                              |     | 1.35 | 1.6  | V    |
| V <sub>ENL</sub>         | EN low-level input voltage               | EN                                                              | 0.8 | 1.05 |      | V    |
| R <sub>EN</sub>          | EN pin resistance to GND                 | V <sub>EN</sub> = 12 V                                          | 225 | 400  | 900  | kΩ   |
| V <sub>FB</sub> VOLTAG   | E                                        | •                                                               |     |      | ,    |      |
| \/                       | V <sub>FB</sub> threshold voltage        | Eco-mode <sup>™</sup> operation                                 |     | 815  |      | mV   |
| $V_{FBTH}$               | V <sub>FB</sub> threshold voltage        | Continuous mode operation at T <sub>A</sub> = 25°C              | 790 | 806  | 822  | mV   |
| I <sub>FB</sub>          | V <sub>FB</sub> input current            | V <sub>FB</sub> = 1 V                                           |     | 0    | ±0.1 | μA   |
| MOSFET                   |                                          | •                                                               | 1   |      | I    |      |
| R <sub>DS(on)h</sub>     | High-side switch resistance              | T <sub>A</sub> = 25°C, V <sub>BST</sub> – SW = 5.5 V            |     | 95   |      | mΩ   |
| R <sub>DS(on)I</sub>     | Low-side switch resistance               | T <sub>A</sub> = 25°C                                           |     | 57   |      | mΩ   |
| CURRENT LI               | MIT                                      |                                                                 |     |      | I    |      |
| I <sub>ocl</sub>         | Low side current limit                   | Inductor valley current set point                               | 3.3 | 4.4  | 5.6  | Α    |
| THERMAL SI               | HUTDOWN                                  |                                                                 |     |      |      |      |
| <b>T</b>                 | Thermal shutdown                         | Shutdown temperature                                            |     | 172  |      | 00   |
| $T_{SDN}$                | threshold <sup>(1)</sup>                 | Hysteresis                                                      |     | 37   |      | °C   |
| ON-TIME TIM              | IER CONTROL                              |                                                                 |     |      |      |      |
| t <sub>OFF(MIN)</sub>    | Minimum off time                         | V <sub>FB</sub> = 0.5 V                                         |     | 220  | 310  | ns   |
| SOFT START               |                                          |                                                                 |     |      | I    |      |
| Tss                      | Soft-start time                          | Internal soft-start time, test V <sub>OUT</sub> from 10% to 90% |     | 1.2  |      | ms   |
| FREQUENCY                | 1                                        |                                                                 |     |      |      |      |
| F <sub>sw</sub>          | Switching frequency                      | V <sub>O</sub> = 1.05 V, continue current conditions.           |     | 580  |      | kHz  |
| OUTPUT UNI               | DERVOLTAGE                               |                                                                 |     |      | ·    |      |
| V <sub>UVP</sub>         | Output UVP threshold                     | Hiccup detect (H > L)                                           |     | 65%  |      |      |
| T <sub>HICCUP_WAIT</sub> | Hiccup on time                           |                                                                 |     | 2.2  |      | ms   |
| T <sub>HICCUP_RE</sub>   | Hiccup time before restart               |                                                                 |     | 18.3 |      | ms   |
| UVLO                     |                                          |                                                                 | 1   |      |      |      |
|                          |                                          | Wake up VIN voltage                                             |     | 4.0  | 4.3  |      |
| UVLO                     | UVLO threshold                           | Shutdown VIN voltage                                            | 3.3 | 3.6  |      | V    |
|                          |                                          | Hysteresis VIN voltage                                          |     | 0.4  |      |      |

(1) Not production tested.

# **6.6 Typical Characteristics**

V<sub>IN</sub> = 12 V (unless otherwise noted)







# www.ti.com





# 7 Detailed Description

# 7.1 Overview

TPS563202 is a 3-A synchronous buck converter. The proprietary D-CAP2 mode control supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of D-CAP2 mode control can reduce the output capacitance required to meet a specific level of performance.

# 7.2 Functional Block Diagram



Copyright © 2019, Texas Instruments Incorporated

#### 7.3 Feature Description

#### 7.3.1 Adaptive On-Time Control and PWM Operation

The main control loop of the TPS563202 is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2 mode control. The D-CAP2 mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot duration is set proportional to the converter input voltage, VIN, and inversely proportional to the output voltage, V<sub>O</sub>, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2 mode control.

# 7.3.2 ECO Mode Control

TPS563202 is designed with advanced Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation I<sub>OUT(LL)</sub> current can be calculated in Equation 1.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(1)

#### 7.3.3 Soft Start and Pre-Biased Soft Start

TPS563202 have an internal 1.2-ms soft-start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator.

If the output capacitor is pre-biased at startup, the devices initiate switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{FB}$ . This scheme ensures that the converters ramp up smoothly into regulation point.

#### 7.3.4 Current Protection

The output over-current limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by Vin, Vout, the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I<sub>out</sub>. If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of over-current protection. The load current is higher than the over-current threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the FB voltage falls below the UVP threshold voltage, the UVP comparator detects it. And then, the device will shut down after the UVP delay time (typically 24 µs) and re-start after the hiccup time (typically 18 ms).

When the over current condition is removed, the output voltage returns to the regulated value.

# 7.3.5 Undervoltage Lockout (UVLO) Protection

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### 7.3.6 Thermal Shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 172°C), the device is shut off. This is a non-latch protection.

Copyright © 2021 Texas Instruments Incorporated



### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

When the input voltage is above the UVLO threshold and the EN voltage is above the enable threshold, TPS563202 can operate in their normal switching modes. Normal continuous conduction mode (CCM) occurs when the minimum switch current is above 0 A. In CCM, TPS563202 operate at a quasi-fixed frequency of 580 kHz.

#### 7.4.2 Eco-mode Operation

When TPS563202 is in the normal CCM operating mode and the switch current falls to 0 A, TPS563202 begins operating in pulse skipping Eco-mode. Each switching cycle is followed by a period of energy saving sleep time. The sleep time ends when the FB voltage falls below the Eco-mode threshold voltage. As the output current decreases, the perceived time between switching pulses increases.

# 7.4.3 Standby Operation

When TPS563202 is operating in either normal CCM or Eco-mode, they may be placed in standby by asserting the EN pin low.

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The devices are typical buck DC-DC converters. It typically uses to convert a higher dc voltage to a lower dc voltage with a maximum available output current of 3 A. The following design procedure can be used to select component values for TPS563202. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

# 8.2 Typical Application

The application schematic in Figure 8-1 was developed to meet the previous requirements. This circuit is available as the evaluation module (EVM). The sections provide the design procedure.

Figure 8-1 shows the TPS563202 4.3-V to 17-V input, 1.05-V output converter schematics.



Figure 8-1. TPS563202 1.05-V/3-A Reference Design



### 8.2.1 Design Requirements

Table 8-1 shows the design parameters for this application.

**Table 8-1. Design Parameters** 

| PARAMETER                           | EXAMPLE VALUE |
|-------------------------------------|---------------|
| Input voltage range                 | 4.3 to 17 V   |
| Output voltage                      | 1.05 V        |
| Transient response, 1.5-A load step | ΔVout = ±5%   |
| Input ripple voltage                | 100 mV        |
| Output ripple voltage               | 20 mV         |
| Output current rating               | 3 A           |
| Operating frequency                 | 580 kHz       |

#### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends to use 1% tolerance or better divider resistors. Start by using Equation 2 to calculate V<sub>OUT</sub>.

To improve efficiency at very light loads consider using larger value resistors, too high of resistance will be more susceptible to noise and voltage errors from the FB input current will be more noticeable.

$$V_{\text{out}} = 0.806 \text{ x } (1 + R_{\text{FBT}}/R_{\text{FBB}})$$
 (2)

#### 8.2.2.2 Output Filter Selection

The LC filter used as the output filter has double pole at:

$$f_{P} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}}$$
(3)

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180°. At the output filter pole frequency, the gain rolls off at a –40 dB per decade rate and the phase drops rapidly. D-CAP2 introduces a high frequency zero that reduces the gain roll off to –20 dB per decade and increases the phase to 90° one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 8-2.

**Table 8-2. Recommended Component Values** 

| OUTPUT         |         |         | C8 + C9 (μF) |     |     |     | <b>_</b> |  |
|----------------|---------|---------|--------------|-----|-----|-----|----------|--|
| VOLTAGE<br>(V) | R1 (kΩ) | R2 (kΩ) | TYP L1 (uH)  | Min | Тур | Max | CFF(pF)  |  |
| 0.85           | 0.55    | 10.0    | 1.2          | 20  | 44  | 110 | -        |  |
| 0.9            | 1.2     | 10.0    | 1.2          | 20  | 44  | 110 | -        |  |
| 1              | 2.4     | 10.0    | 1.2          | 20  | 44  | 110 | -        |  |
| 1.05           | 3       | 10.0    | 1.2          | 20  | 44  | 110 | -        |  |
| 1.2            | 4.9     | 10.0    | 1.5          | 20  | 44  | 110 | -        |  |
| 1.5            | 8.6     | 10.0    | 1.5          | 20  | 44  | 110 | -        |  |
| 1.8            | 12.3    | 10.0    | 2.2          | 20  | 44  | 110 | -        |  |
| 2.5            | 21      | 10.0    | 2.2          | 20  | 44  | 110 | 10-220   |  |
| 3.3            | 31      | 10.0    | 3.3          | 20  | 44  | 110 | 10-220   |  |
| 5              | 52      | 10.0    | 4.7          | 20  | 44  | 110 | 10-220   |  |

Table 8-2. Recommended Component Values (continued)

| OUTPUT         |         |         | C8 + C9 (µF) |     |     |     |         |
|----------------|---------|---------|--------------|-----|-----|-----|---------|
| VOLTAGE<br>(V) | R1 (kΩ) | R2 (kΩ) | TYP L1 (uH)  | Min | Тур | Max | CFF(pF) |
| 6.5            | 70.5    | 10.0    | 4.7          | 20  | 44  | 110 | 10-220  |

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5, and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

$$II_{P-P} = \frac{V_{OUT}}{V_{IN(MAX)}} \times \frac{V_{IN(MAX)} - V_{OUT}}{L_O \times f_{SW}}$$
(4)

$$II_{PEAK} = I_O + \frac{II_{P-P}}{2} \tag{5}$$

$$I_{LO(RMS)} = \sqrt{I_O^2 + \frac{1}{12}II_{P-P}^2}$$
 (6)

For this design example, the calculated peak current is 3.68 A and the calculated RMS current is 3.03 A. The inductor used is a WE 74437349012 with a peak current rating of 18 A and an RMS current rating of 9 A.

The capacitor value and ESR determines the amount of output voltage ripple. The TPS563202 are intended for use with ceramic or other low ESR capacitors. Recommended values range from 20  $\mu$ F to 68  $\mu$ F. Use Equation 7 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_O \times f_{SW}}$$
(7)

For this design two MuRata GRM21BR61A226ME44L 22- $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$  each. The calculated RMS current is 0.286 A and each output capacitor is rated for 4 A.

#### 8.2.2.3 Input Capacitor Selection

The TPS563202 require an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10 µF for the decoupling capacitor. An additional 0.1-µF capacitor (C3) from pin 3 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.

#### 8.2.2.4 Bootstrap Capacitor Selection

A 0.1-µF ceramic capacitor must be connected between the BST to SW pin for proper operation. TI recommends to use a ceramic capacitor.

Copyright © 2021 Texas Instruments Incorporated



# 8.2.3 Application Curves







# 9 Layout

# 9.1 Layout Guidelines

- 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. A separate VOUT path should be connected to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- 9. The trace of the FB node should be as small as possible to avoid noise coupling.
- 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance.

# 9.2 Layout Example



- VIA (Connected to GND plane at bottom layer)
- VIA (Connected to SW)

Figure 9-1. TPS563202 Layout

# 10 Device and Documentation Support

# 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

D-CAP2<sup>™</sup>, Eco-mode<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 16-Apr-2021

#### **PACKAGING INFORMATION**

| Oı | rderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|----|-----------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TF | PS563202DRLR    | ACTIVE     | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 3202                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS563202DRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |
| TPS563202DRLR | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 1.8        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |

www.ti.com 1-Oct-2022



# \*All dimensions are nominal

| Device        | Device Package Type |     | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|---------------------|-----|----------|------|-------------|------------|-------------|--|
| TPS563202DRLR | SOT-5X3             | DRL | 6        | 4000 | 210.0       | 185.0      | 35.0        |  |
| TPS563202DRLR | SOT-5X3             | DRL | 6        | 4000 | 210.0       | 185.0      | 35.0        |  |



PLASTIC SMALL OUTLINE



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated